...
首页> 外文期刊>Journal of Electronic Testing: Theory and Applications: Theory and Applications >A Selective Scan Slice Encoding Technique for Test Data Volume and Test Power Reduction
【24h】

A Selective Scan Slice Encoding Technique for Test Data Volume and Test Power Reduction

机译:测试数据量和功耗降低的选择性扫描切片编码技术

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Scan architectures, though widely used in modern designs for testing purpose, are expensive in test data volume and power consumption. To solve these problems, we propose in this paper to modify an existing test data compression technique (Wang Z, Chakrabarty K in Test data compression for IP embedded cores using selective encoding of scan slices. IEEE International Test Conference, paper 24.3, 2005) so that it can simultaneously address test data volume and power consumption reduction for scan testing of embedded Intellectual Property (IP) cores. Compared to the initial solution that fill don't-care bits with the aim of reducing only test data volume, here the assignment is performed to minimize also the power consumption. The proposed power-aware test data compression technique is applied to the ISCAS'89 and ITC'99 benchmark circuits and on a number of industrial circuits. Results show that up to 14x reduction in test data volume and 98% test power reduction can be obtained simultaneously.
机译:扫描架构尽管在现代设计中广泛用于测试目的,但在测试数据量和功耗方面却很昂贵。为了解决这些问题,我们在本文中提出修改现有的测试数据压缩技术(Wang Z,Chakrabarty K,“使用扫描片的选择性编码对IP嵌入式内核进行测试数据压缩”,IEEE国际测试会议,论文24.3,2005)。它可以同时解决测试数据量和功耗降低的问题,从而对嵌入式知识产权(IP)内核进行扫描测试。与最初的解决方案相比,该解决方案的目的是为了只减少测试数据量,而不用填充位,在此分配是为了最大程度地降低功耗。拟议的具有功耗意识的测试数据压缩技术被应用于ISCAS'89和ITC'99基准电路以及许多工业电路。结果表明,可同时获得多达14倍的测试数据量减少和98%的测试功耗减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号