首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Layout of Decoupling Capacitors in IP Blocks for 90-nm CMOS
【24h】

Layout of Decoupling Capacitors in IP Blocks for 90-nm CMOS

机译:用于90nm CMOS的IP模块中去耦电容器的布局

获取原文
获取原文并翻译 | 示例

摘要

On-chip decoupling capacitors (decaps) in the form of MOS transistors are widely used to reduce power supply noise. This paper provides guidelines for standard cell layouts of decaps for use within Intellectual Property (IP) blocks in application-specific integrated circuit (ASIC) designs. At 90-nm CMOS technology and below, a tradeoff exists between high-frequency effects and electrostatic discharge (ESD) reliability when designing the layout of such decaps. In this paper, the high-frequency effects are modeled using simple equations. A metric is developed to determine the optimal number of fingers based on the frequency response. Then, a cross-coupled design is described that has been recently introduced by cell library developers to handle ESD problems. Unfortunately, it suffers from poor response times due the large resistance inherent in its design. Improved cross-coupled designs are presented that properly balance issues of frequency response with ESD performance, while greatly reducing thin-oxide gate leakage.
机译:MOS晶体管形式的片上去耦电容器(去电容)被广泛用于降低电源噪声。本文为专用集成电路(ASIC)设计中的知识产权(IP)块中使用的电容器的标准单元布局提供了指南。在90nm CMOS技术及以下工艺中,在设计这种去电容器的布局时,高频效应和静电放电(ESD)可靠性之间存在折衷。在本文中,使用简单方程对高频效应进行建模。开发了一种度量,以基于频率响应来确定最佳的分支数。然后,描述了交叉耦合设计,单元库开发人员最近引入了这种交叉耦合设计来处理ESD问题。不幸的是,由于其设计固有的大电阻,它的响应时间很短。提出了改进的交叉耦合设计,可以适当地平衡频率响应问题与ESD性能,同时大大减少薄氧化物栅极泄漏。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号