首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Low-Power Mixed-Signal CVNS-Based 64-Bit Adder for Media Signal Processing
【24h】

Low-Power Mixed-Signal CVNS-Based 64-Bit Adder for Media Signal Processing

机译:基于低功耗混合信号CVNS的64位加法器,用于媒体信号处理

获取原文
获取原文并翻译 | 示例

摘要

In this paper, design of a mixed-signal 64-bit adder based on the continuous valued number system (CVNS) is presented. The 64-bit adder is generated by cascading four 16-bit radix-2 CVNS adders. Truncated summation of the CVNS digits reduced the number of required interconnections in the system, which in turn reduced design complexity and hardware costs. This adder can perform one 64-bit, two 32-bit, four 16-bit, or eight 8-bit additions on demand for media signal processing applications. The compact and low-power and low-noise design of the adder is suitable for this type of application. The 64-bit adder designed in TSMC CMOS 0.18-$mu$ m technology, has a worst case delay of 1.5 ns, energy dissipation of about 14 pJ with the core area of 13$thinspace$ 250 $mu{hbox {m}}^{2}$.
机译:本文提出了一种基于连续值系统的混合信号64位加法器的设计。 64位加法器是通过级联四个16位基数为2的CVNS加法器生成的。 CVNS数字的截断和减少了系统中所需的互连数量,进而降低了设计复杂性和硬件成本。该加法器可以根据媒体信号处理应用的需要执行一个64位,两个32位,四个16位或八个8位加法。加法器的紧凑,低功耗和低噪声设计适用于此类应用。采用TSMC CMOS 0.18- $ mu $ m技术设计的64位加法器,最坏情况下延迟为1.5 ns,能耗约为14 pJ,核心区域为13 $薄层$ 250 $ mu {hbox {m}} ^ {2} $。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号