首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Integrated Floorplanning, Module-Selection, and Architecture Generation for Reconfigurable Devices
【24h】

Integrated Floorplanning, Module-Selection, and Architecture Generation for Reconfigurable Devices

机译:可重新配置设备的集成布局规划,模块选择和体系结构生成

获取原文
获取原文并翻译 | 示例

摘要

This paper is concerned with the application of formal optimization methods to the design of mixed-granularity field-programmable gate arrays (FPGAs). In particular, we investigate the appropriate mix and floorplan of heterogeneous elements: multipliers, RAMs, and lookup table (LUT)-based logic, in order to maximize the performance of a set of digital signal processing (DSP) benchmark applications, given a fixed silicon budget. A mathematical programming framework is introduced, along with a set of heuristics, capable of providing upper-bounds on the achievable reconfigurable-to-fixed-logic performance ratio. Moreover, we use linear-programming bounding procedures from the operations research community to provide lower-bounds on the same quantity. Our results provide, for the first time, quantifications of the optimal performance/area-enhancing capability of multipliers and RAM blocks within a system context. The approach detailed provides a formal mechanism to explore future technology nodes.
机译:本文关注形式优化方法在混合粒度现场可编程门阵列(FPGA)设计中的应用。特别是,我们研究了异构元素(乘法器,RAM和基于查找表(LUT)的逻辑)的适当组合和布局,以在给定固定值的情况下最大化一组数字信号处理(DSP)基准测试应用程序的性能。硅预算。引入了数学编程框架以及一组试探​​法,该试探法能够提供可实现的可重配置与固定逻辑性能比的上限。此外,我们使用运筹学界的线性编程边界程序来提供相同数量的下界。我们的结果首次提供了系统上下文中乘法器和RAM块的最佳性能/区域增强功能的量化。详细的方法提供了探索未来技术节点的正式机制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号