首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Floorplanning Automation for Partial-Reconfigurable FPGAs via Feasible Placements Generation
【24h】

Floorplanning Automation for Partial-Reconfigurable FPGAs via Feasible Placements Generation

机译:通过可行的布局生成部分可重新配置的FPGA的平面规划自动化

获取原文
获取原文并翻译 | 示例

摘要

When dealing with partially reconfigurable designs on field-programmable gate array, floorplanning represents a critical step that highly impacts system's performance and reconfiguration overhead. However, current vendor design tools still require the floorplan to be manually defined by the designer. Within this paper, we provide a novel floorplanning automation framework, integrated in the Xilinx tool chain, which is based on an explicit enumeration of the possible placements of each region. Moreover, we propose a genetic algorithm (GA), enhanced with a local search strategy, to automate the floorplanning activity on the defined direct problem representation. The proposed approach has been experimentally evaluated with a synthetic benchmark suite and real case studies. We compared the designed solution against both the state-of-the-art algorithms and alternative engines based on the same direct problem representation. Experimental results demonstrated the effectiveness of the proposed direct problem representation and the superiority of the defined GA engine with respect to the other approaches in terms of exploration time and identified solution.
机译:在现场可编程门阵列上处理部分可重新配置的设计时,布局规划是至关重要的一步,它会严重影响系统的性能和重新配置开销。但是,当前的供应商设计工具仍然要求平面图由设计人员手动定义。在本文中,我们提供了一个新颖的平面规划自动化框架,该框架已集成在Xilinx工具链中,该框架基于对每个区域可能放置的明确枚举。此外,我们提出了一种遗传算法(GA),该算法通过局部搜索策略进行了增强,可以根据已定义的直接问题表示自动进行平面规划活动。所提出的方法已通过综合基准套件和实际案例研究进行了实验评估。我们将设计的解决方案与基于相同直接问题表示的最新算法和替代引擎进行了比较。实验结果证明了所提出的直接问题表示的有效性以及所定义的GA引擎相对于其他方法的探索时间和确定的解决方案的优越性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号