首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Power Management Using Test-Pattern Ordering for Wafer-Level Test During Burn-In
【24h】

Power Management Using Test-Pattern Ordering for Wafer-Level Test During Burn-In

机译:在老化过程中使用测试模式排序进行晶圆级测试的电源管理

获取原文
获取原文并翻译 | 示例

摘要

Wafer-level test during burn-in (WLTBI) is a promising technique to reduce test and burn-in costs in semiconductor manufacturing. However, scan-based testing leads to significant power variations in a die during test-pattern application. This variation adversely affects the accuracy of predictions of junction temperatures and the time required for burn-in. We present a test-pattern ordering technique for WLTBI, where the objective is to minimize the variation in power consumption during test application. The test-pattern ordering problem for WLTBI is formulated and solved optimally using integer linear programming. Efficient heuristic methods are also presented to easily solve the pattern-ordering problem for large circuits. Simulation results are presented for the ISCAS'89 and the IWLS'05 benchmark circuits, and the proposed ordering technique is compared with two baseline methods that carry out pattern ordering to minimize peak power and average power, respectively. A third baseline method that randomly orders test patterns is also used to evaluate the proposed methods.
机译:老化过程中的晶圆级测试(WLTBI)是一种有前途的技术,可以降低半导体制造中的测试和老化成本。但是,基于扫描的测试会导致在测试图案应用期间管芯中的功率发生重大变化。这种变化会不利地影响结温预测的准确性以及老化所需的时间。我们提出了一种用于WLTBI的测试模式排序技术,其目的是最大程度地减少测试应用过程中功耗的变化。 WLTBI的测试模式排序问题是使用整数线性规划公式制定和最佳解决的。还提出了有效的启发式方法来轻松解决大型电路的模式排序问题。给出了针对ISCAS'89和IWLS'05基准电路的仿真结果,并将所提出的排序技术与两种基线方法进行了比较,这两种基线方法分别进行了模式排序以最大程度地降低了峰值功率和平均功率。随机排序测试模式的第三种基线方法也用于评估所提出的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号