首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Design and Analysis of Two Low-Power SRAM Cell Structures
【24h】

Design and Analysis of Two Low-Power SRAM Cell Structures

机译:两种低功耗SRAM单元结构的设计与分析

获取原文
获取原文并翻译 | 示例

摘要

In this paper, two static random access memory (SRAM) cells that reduce the static power dissipation due to gate and subthreshold leakage currents are presented. The first cell structure results in reduced gate voltages for the NMOS pass transistors, and thus lowers the gate leakage current. It reduces the subthreshold leakage current by increasing the ground level during the idle (inactive) mode. The second cell structure makes use of PMOS pass transistors to lower the gate leakage current. In addition, dual threshold voltage technology with forward body biasing is utilized with this structure to reduce the subthreshold leakage while maintaining performance. Compared to a conventional SRAM cell, the first cell structure decreases the total gate leakage current by 66% and the idle power by 58% and increases the access time by approximately 2% while the second cell structure reduces the total gate leakage current by 27% and the idle power by 37% with no access time degradation.
机译:在本文中,提出了两个静态随机存取存储器(SRAM)单元,这些单元减少了由于栅极和亚阈值泄漏电流引起的静态功耗。第一单元结构导致NMOS传输晶体管的栅极电压降低,因此降低了栅极泄漏电流。通过在空闲(非活动)模式下增加接地电平,可以降低亚阈值泄漏电流。第二单元结构利用PMOS传输晶体管来降低栅极泄漏电流。此外,具有正向本体偏置的双阈值电压技术与该结构一起使用,以减少亚阈值泄漏,同时保持性能。与传统的SRAM单元相比,第一单元结构将总栅极漏电流降低了66%,空闲功率降低了58%,访问时间增加了大约2%,而第二单元结构将总栅极漏电流降低了27%空闲功率降低了37%,访问时间没有降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号