首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Fast Flip-Chip Pin-Out Designation Respin for Package-Board Codesign
【24h】

Fast Flip-Chip Pin-Out Designation Respin for Package-Board Codesign

机译:用于封装板协同设计的快速倒装芯片引脚输出指定引脚

获取原文
获取原文并翻译 | 示例

摘要

Deep submicrometer effects drive the complication in designing chips, as well as in package designs and communications between package and board. As a result, the iterative interface design has been a time-consuming process. This paper proposes a novel and efficient approach to designating pin-out, which is a package ball chart describing pin locations for flip-chip BGA package when designing chipsets. The proposed approach can not only automate the assignment of more than 200 input/output (I/O) pins on package, but also precisely evaluate package size which accommodates all pins with almost no void pin positions, as good as the one from manual design. Furthermore, the practical experience and techniques in designing such interface has been accounted for, including signal integrity, power delivery and routability. This efficient pin-out designation and package size estimation by pin-block design and floorplanning provides much faster turn around time, thus enormous improvement in meeting design schedule. Our pin-block design contains two major parts. First, we have pin-block construction to locate signal pins within a block along the specific patterns. Six pin patterns are proposed as templates which are automatically generated according to the user-defined constraints. Second, we have pin-blocks grouping to group all pin-blocks into package boundaries. Two alternative pin-blocks grouping strategies are provided for various applications such as chipset and field-programmable gate array (FPGA). The results on two real cases show that our methodology is effective in achieving almost the same dimensions in package size, compared with manual design in weeks, while simultaneously considering critical issues and package size migration in package-board codesign.
机译:深亚微米效应推动了芯片设计,封装设计以及封装与电路板之间通信的复杂化。结果,迭代接口设计已经是一个耗时的过程。本文提出了一种新颖且有效的引脚分配方法,它是一种封装球状图,描述了设计芯片组时倒装芯片BGA封装的引脚位置。所提出的方法不仅可以自动化在封装上分配200多个输入/输出(I / O)引脚,而且可以精确评估封装尺寸,使其能够容纳几乎没有空引脚位置的所有引脚,这与手动设计的引脚尺寸一样好。此外,已经考虑了设计这种接口的实践经验和技术,包括信号完整性,功率传输和可布线性。通过引脚块设计和布局规划来进行有效的引脚分配和封装尺寸估算,可以更快地完成周转时间,从而极大地满足了设计进度。我们的针座设计包含两个主要部分。首先,我们采用针脚块结构来沿特定模式定位信号块中的信号针脚。提出了六个引脚模式作为模板,这些模板将根据用户定义的约束条件自动生成。其次,我们将引脚块分组以将所有引脚块分组到封装边界中。针对各种应用(例如芯片组和现场可编程门阵列(FPGA))提供了两种替代的引脚块分组策略。在两个实际案例中的结果表明,与几周内的手动设计相比,我们的方法可以有效地实现几乎相同尺寸的包装尺寸,同时在包装板代码设计中同时考虑关键问题和包装尺寸迁移。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号