首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Modeling, Analysis, and Application of Leakage Induced Damping Effect for Power Supply Integrity
【24h】

Modeling, Analysis, and Application of Leakage Induced Damping Effect for Power Supply Integrity

机译:漏电引起的电源完整性阻尼效应的建模,分析和应用

获取原文
获取原文并翻译 | 示例

摘要

Leakage power is becoming the dominant component of chip power consumption with continued CMOS scaling. An important but commonly unnoticed fact is that leaky transistors act as resistors that help dampen the mid-frequency power supply noise. This paper focuses on the damping effect of various on-chip current components including the leakage current which becomes significant in scaled technologies. By developing physics-based damping models for active and leakage currents, we show that leakage, particularly gate tunneling leakage, provides more damping than strong-inversion current. The proposed models were validated in a 32-nm predictive CMOS technology under process–voltage–temperature (PVT) variations. Examples on large circuits such as SRAM caches are shown to illustrate the application of the proposed model. Simulation results show that the leakage induced damping effect can compensate the speed degradation at high temperatures by 7% or offer 61% saving in decap area and leakage power.
机译:随着持续的CMOS缩放,泄漏功率正成为芯片功耗的主要组成部分。一个重要但通常不为人知的事实是,漏泄晶体管充当电阻器,有助于抑制中频电源噪声。本文着重于各种片上电流分量的阻尼效应,包括漏电流,这在规模化技术中变得尤为重要。通过为主动电流和泄漏电流开发基于物理的阻尼模型,我们表明泄漏(尤其是栅极隧穿泄漏)比强反转电流提供的阻尼更大。在工艺-电压-温度(PVT)变化的情况下,所提出的模型已在32纳米预测CMOS技术中得到验证。展示了诸如SRAM高速缓存之类的大型电路的示例,以说明所提出模型的应用。仿真结果表明,泄漏引起的阻尼效应可以补偿7%的高温速度降低,或节省61%的开盖面积和泄漏功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号