首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Variable-Latency Floating-Point Multipliers for Low-Power Applications
【24h】

Variable-Latency Floating-Point Multipliers for Low-Power Applications

机译:适用于低功耗应用的可变延迟浮点乘法器

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a variable-latency floating-point multiplier architecture, which is compliant with IEEE 754-1985 and suitable for low-power applications. The architecture splits the significand multiplier into the upper and lower parts, and predicts the carry bit, sticky bit, and significand product from the upper part. In the case of correct prediction, the computation of lower part is disabled and the rounding operation is significantly simplified so that the floating-point multiplication can consume less power, and be completed early while maintaining the correct IEEE rounding and product. Experimental results show that the proposed multiplier can save respectable power and energy when compared to the fast multiplier at the expense of slight area and acceptable delay overheads.
机译:本文提出了一种可变延迟浮点乘法器体系结构,该体系结构符合IEEE 754-1985,适用于低功耗应用。该体系结构将有效乘数分成上下两部分,并从上部预测进位,粘性位和有效乘积。在正确预测的情况下,较低部分的计算将被禁用,舍入运算将大大简化,从而使浮点乘法可以消耗较少的功率,并在保持正确的IEEE舍入和乘积的情况下尽早完成。实验结果表明,与快速乘法器相比,所提出的乘法器可以节省可观的功率和能量,但其代价是占地面积小和可接受的延迟开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号