首页> 外国专利> Low-power, low-voltage four-quadrant analog multiplier, particularly for neural applications

Low-power, low-voltage four-quadrant analog multiplier, particularly for neural applications

机译:低功耗,低电压四象限模拟乘法器,特别是对于神经系统应用

摘要

A multiplier presenting four multiplying branches, each formed by a buffer transistor and by two input transistors arranged in series to one another and connected between two output nodes and a common node. A biasing branch presents a diode-connected forcing transistor with its gate terminal connected to the gate terminal of all the buffer transistors, and its source terminal connected to the common node. The forcing transistor forces the input transistors to operate in the triode (linear) region, i.e., as voltage-controlled resistors, so that they conduct a current linearly proportional to the voltage drop between the respective source and gate terminals, and the currents through the output nodes are proportional to the input voltages applied to the control terminals of the input transistors. By cross-coupling the multiplying branches to the output nodes and subtracting the two output currents, a current is obtained which is proportional to the product of the two input voltages.
机译:一种具有四个乘法分支的乘法器,每个分支由一个缓冲晶体管和两个彼此串联的输入晶体管形成,并连接在两个输出节点和一个公共节点之间。偏置分支提供了一个二极管连接的强制晶体管,其栅极端子连接到所有缓冲晶体管的栅极端子,其源极端子连接到公共节点。强制晶体管迫使输入晶体管在三极管(线性)区域中运行,即作为压控电阻器,以使它们传导的电流与各个源极和栅极端子之间的压降以及通过晶体管的电流成线性比例。输出节点与施加到输入晶体管控制端子的输入电压成正比。通过将乘法分支交叉耦合到输出节点并减去两个输出电流,可以获得与两个输入电压的乘积成比例的电流。

著录项

  • 公开/公告号US5805007A

    专利类型

  • 公开/公告日1998-09-08

    原文格式PDF

  • 申请/专利权人 SGS-THOMSON MICROELECTRONICS S.R.L.;

    申请/专利号US19960721870

  • 发明设计人 GIANLUCA COLLI;

    申请日1996-09-27

  • 分类号G06F7/44;G06G7/16;

  • 国家 US

  • 入库时间 2022-08-22 02:38:39

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号