首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 3-D Cache With Ultra-Wide Data Bus for 3-D Processor-Memory Integration
【24h】

A 3-D Cache With Ultra-Wide Data Bus for 3-D Processor-Memory Integration

机译:具有超宽数据总线的3-D高速缓存,用于3-D处理器与内存的集成

获取原文
获取原文并翻译 | 示例

摘要

Slow cache memory systems and low memory bandwidth present a major bottleneck in performance of modern microprocessors. 3-D integration of processor and memory subsystems provides a means to realize a wide data bus that could provide a high bandwidth and low latency on-chip cache. This paper presents a three-tier, 3-D 192-kB cache for a 3-D processor-memory stack. The chip is designed and fabricated in a 0.18 $mu$ m fully depleted SOI CMOS process. An ultra wide data bus for connecting the 3-D cache with the microprocessor is implemented using dense vertical vias between the stacked wafers. The fabricated cache operates at 500 MHz and achieves up to 96 GB/s aggregate bandwidth at the output.
机译:慢速缓存存储系统和低内存带宽是现代微处理器性能的主要瓶颈。处理器和内存子系统的3D集成提供了一种实现宽数据总线的方法,该总线可以提供高带宽和低延迟的片上缓存。本文介绍了用于3-D处理器内存堆栈的三层3-D 192-kB高速缓存。该芯片采用0.18μm的全耗尽SOI CMOS工艺进行设计和制造。使用堆叠的晶圆之间的密集垂直通孔实现了用于连接3-D缓存和微处理器的超宽数据总线。人造缓存的工作频率为500 MHz,并在输出处实现高达96 GB / s的总带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号