首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Unified Logical Effort—A Method for Delay Evaluation and Minimization in Logic Paths With $RC$ Interconnect
【24h】

Unified Logical Effort—A Method for Delay Evaluation and Minimization in Logic Paths With $RC$ Interconnect

机译:统一的逻辑工作-一种通过$ RC $互连在逻辑路径中进行延迟评估和最小化的方法

获取原文
获取原文并翻译 | 示例

摘要

The unified logical effort (ULE) model for delay evaluation and minimization in paths composed of CMOS logic gates and resistive wires is presented. The method provides conditions for timing optimization while overcoming the limitations of standard logical effort (LE) in the presence of interconnects. The condition for optimal gate sizing in a logic path with long wires is also presented. This condition is achieved when the delay component due to the gate input capacitance is equal to the delay component due to the effective output resistance of the gate. The ULE delay model unifies the problems of gate sizing and repeater insertion: In the case of negligible interconnect, the ULE method converges to standard LE optimization, yielding tapered gate sizes. In the case of long wires, the solution converges toward uniform sizing of gates and repeaters. The technique is applied to various types of logic paths to demonstrate the influence of wire length, gate type, and technology.
机译:提出了用于评估和最小化由CMOS逻辑门和电阻线组成的路径的统一逻辑努力(ULE)模型。该方法为时序优化提供了条件,同时克服了存在互连时标准逻辑努力(LE)的局限性。还提出了在长导线的逻辑路径中优化门控尺寸的条件。当由于栅极输入电容引起的延迟分量等于由于栅极有效输出电阻引起的延迟分量时,便达到了这种条件。 ULE延迟模型统一了选通大小和中继器插入的问题:在互连量可忽略的情况下,ULE方法收敛到标准LE优化,产生锥形选通尺寸。在长导线的情况下,解决方案收敛到门和中继器的大小统一。将该技术应用于各种类型的逻辑路径,以演示导线长度,栅极类型和技术的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号