首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Novel Overlap-Based Logic Cell: An Efficient Implementation of Flip–Flops With Embedded Logic
【24h】

A Novel Overlap-Based Logic Cell: An Efficient Implementation of Flip–Flops With Embedded Logic

机译:一种新型的基于重叠的逻辑单元:具有嵌入式逻辑的触发器的有效实现

获取原文
获取原文并翻译 | 示例

摘要

This paper presents several efficient architectures of dynamic/static edge-triggered flip–flops with a compact embedded logic. The proposed structure, which benefits from the overlap period, fixes most of the drawbacks of the dynamic logic family. The design issues of setting the appropriate overlap period for this architecture are explained. The proposed overlap-based approach is compared with several state-of-the-art dynamic/static logic styles in implementing a 4-bit shift register and an odd–even sort coprocessor using different CMOS technologies. The simulation results showed that the overlap-based logic cells become much more efficient when the complexity of their embedded logic function increases. Moreover, this approach improves static power consumption, which makes it even more efficient in below 0.18 $ muhbox{m}$ CMOS technologies.
机译:本文介绍了具有紧凑型嵌入式逻辑的动态/静态边沿触发触发器的几种有效架构。提议的结构得益于重叠周期,解决了动态逻辑系列的大多数缺点。解释了为此架构设置适当的重叠周期的设计问题。在使用不同的CMOS技术实现4位移位寄存器和奇偶排序协处理器的过程中,将所提出的基于重叠的方法与几种最新的动态/静态逻辑样式进行了比较。仿真结果表明,当基于重叠的逻辑单元的嵌入式逻辑功能的复杂性增加时,其效率将大大提高。而且,这种方法改善了静态功耗,在低于0.18美元的CMOS技术中使其效率更高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号