首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Reconfigurable FIR Filter Architecture to Trade Off Filter Performance for Dynamic Power Consumption
【24h】

A Reconfigurable FIR Filter Architecture to Trade Off Filter Performance for Dynamic Power Consumption

机译:一种可重配置的FIR滤波器架构,以权衡滤波器性能以实现动态功耗

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an architectural approach to the design of low power reconfigurable finite impulse response (FIR) filter. The approach is well suited when the filter order is fixed and not changed for particular applications, and efficient trade-off between power savings and filter performance can be made using the proposed architecture. Generally, FIR filter has large amplitude variations in input data and coefficients. Considering the amplitude of both the filter coefficients and inputs, the proposed FIR filter dynamically changes the filter order. Mathematical analysis on power savings and filter performance degradation and its experimental results show that the proposed approach achieves significant power savings without seriously compromising the filter performance. The power savings is up to 41.9% with minor performance degradation, and the area overhead of the proposed scheme is less than 5.3% compared to the conventional approach.
机译:本文提出了一种用于设计低功耗可重配置有限脉冲响应(FIR)滤波器的体系结构方法。当滤波器阶数固定且对于特定应用不更改时,该方法非常适合,并且可以使用建议的体系结构在功率节省和滤波器性能之间进行有效的折衷。通常,FIR滤波器在输入数据和系数中具有较大的幅度变化。考虑滤波器系数和输入的幅度,建议的FIR滤波器会动态更改滤波器阶数。对节电和滤波器性能下降的数学分析及其实验结果表明,所提出的方法可实现显着的节电,而不会严重损害滤波器的性能。与传统方法相比,功率节省高达41.9%,并且性能略有下降,并且所提出方案的面积开销小于5.3%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号