首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Clock Distribution Networks in 3-D Integrated Systems
【24h】

Clock Distribution Networks in 3-D Integrated Systems

机译:3-D集成系统中的时钟分配网络

获取原文
获取原文并翻译 | 示例

摘要

3-D integration is an important technology that addresses fundamental limitations in on-chip interconnects. Several design issues related to 3-D circuits, such as multiplane synchronization, however, need to be addressed. A comparison of three 3-D clock distribution network topologies is presented in this paper. Good agreement is shown between the modeled and experimental results of a 3-D test circuit composed of three device planes. Successful operation of the 3-D test circuit at 1.4 GHz is demonstrated. Clock skew, clock delay, signal slew, and power dissipation measurements for the different clock topologies are also provided. The measurements suggest that each topology provides certain advantages and disadvantages in terms of different performance criteria. The proper choice, consequently, of a clock distribution network is not dictated by a single design objective but rather by the overall 3-D system design requirements including availability of resources and number of bonded planes.
机译:3-D集成是一项重要技术,可解决片上互连的基本限制。但是,需要解决与3D电路相关的几个设计问题,例如多平面同步。本文介绍了三种3-D时钟分配网络拓扑的比较。由三个器件平面组成的3-D测试电路的建模结果与实验结果之间显示出良好的一致性。演示了3-D测试电路在1.4 GHz下的成功运行。还提供了针对不同时钟拓扑的时钟偏斜,时钟延迟,信号摆率和功耗测量。测量结果表明,每种拓扑在不同的性能标准方面都具有某些优点和缺点。因此,时钟分配网络的正确选择不是由单个设计目标决定的,而是由整个3D系统设计要求(包括资源的可用性和绑定平面的数量)决定的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号