首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Input Necessary Assignments for Testing of Path Delay Faults in Standard-Scan Circuits
【24h】

Input Necessary Assignments for Testing of Path Delay Faults in Standard-Scan Circuits

机译:在标准扫描电路中测试路径延迟故障所需的输入必要分配

获取原文
获取原文并翻译 | 示例

摘要

We consider the use of necessary assignments for input lines, referred to as input necessary assignments, as part of a test generation process for path delay faults in standard-scan circuits. Input necessary assignments are computed in polynomial time and provide a unified framework for identifying undetectable faults and generating tests for detectable faults. Within this framework, large numbers of path delay faults can be considered efficiently and accurately. The proposed test generation procedure is able to resolve large numbers of path delay faults associated with the longest paths in benchmark circuits by detecting the faults using broadside tests or showing that they are undetectable by such tests. We also consider the use of input necessary assignments for test compaction.
机译:我们考虑对输入线路使用必要的分配,称为输入必要的分配,作为标准扫描电路中路径延迟故障的测试生成过程的一部分。输入必要的分配以多项式时间计算,并提供了一个统一的框架,用于识别无法检测到的故障并生成可检测到的故障的测试。在此框架内,可以有效而准确地考虑大量路径延迟故障。所提出的测试生成过程能够通过使用宽边测试检测故障或表明这些测试无法检测到这些故障,从而解决与基准电路中最长路径相关的大量路径延迟故障。我们还考虑使用输入必需的分配进行测试压缩。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号