首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Hierarchical Self-Repairing Architecture for Fast Fault Recovery of Digital Systems Inspired From Paralogous Gene Regulatory Circuits
【24h】

A Hierarchical Self-Repairing Architecture for Fast Fault Recovery of Digital Systems Inspired From Paralogous Gene Regulatory Circuits

机译:分层自修复体系结构,用于从旁源基因调节电路中获得启发的数字系统快速故障恢复

获取原文
获取原文并翻译 | 示例

摘要

Self-repairing digital systems have received increasing attention as modern systems are getting more complex and fast. Currently available self-repairing architectures have, however, some limitations such as storage overhead required to prepare all possible rewiring strategies and temporal incorrectness caused by elongated repairing time. In this paper, we propose a novel self-repairing architecture for fast fault recovery with an efficient use of limited resources, which can be easily applied to real complex digital systems. The proposed architecture consists of three layers: a working layer, a control layer, and an interface layer. The working layer employs a hybrid scheme of using both redundant and empty cells with a newly devised self-test. This relieves the overhead of redundant cells required to be prepared in advance by considering every possible fault situation. In the control layer, an ordered assignment control is proposed. The order of working-priority of each processor that controls a normal cell in the working layer is predetermined. A faulty processor is detected by a majority decision among neighboring control processors and corrected by rearranging the order of working-priority. The interface layer connects an external PC for reprogramming. Through this fault recovery mechanism, the system can keep normal functioning under noisy environments. We implemented the proposed self-repairing architecture using an field-programmable gate array board with an application of a dot-matrix LED display and verified its robust operation. The proposed architecture can be widely used as a new platform for self-repairing systems.
机译:随着现代系统变得越来越复杂和快速,自修复数字系统越来越受到关注。但是,当前可用的自修复架构具有一些局限性,例如准备所有可能的重新布线策略所需的存储开销以及由较长的修复时间引起的时间错误。在本文中,我们提出了一种新颖的自我修复体系结构,可以有效利用有限的资源快速恢复故障,可以轻松应用于实际的复杂数字系统。所提出的体系结构由三层组成:工作层,控制层和接口层。工作层采用了一种混合方案,即同时使用冗余单元和空单元以及新设计的自测功能。通过考虑每种可能的故障情况,这可以减轻需要事先准备的冗余单元的开销。在控制层中,提出了有序分配控制。预定控制工作层中的正常单元的每个处理器的工作优先级的顺序。通过相邻控制处理器中的多数决定来检测故障处理器,并通过重新安排工作优先级的顺序来纠正故障处理器。接口层连接外部PC进行重新编程。通过这种故障恢复机制,系统可以在嘈杂的环境下保持正常运行。我们使用现场可编程门阵列板并结合点矩阵LED显示器实现了所提出的自我修复架构,并验证了其鲁棒性。所提出的体系结构可以广泛地用作自修复系统的新平台。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号