首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 15 MHz to 600 MHz, 20 mW, 0.38 mm Split-Control, Fast Coarse Locking Digital DLL in 0.13 m CMOS
【24h】

A 15 MHz to 600 MHz, 20 mW, 0.38 mm Split-Control, Fast Coarse Locking Digital DLL in 0.13 m CMOS

机译:在0.13 m CMOS中具有15 MHz至600 MHz,20 mW,0.38 mm分离控制,快速粗锁数字DLL

获取原文
获取原文并翻译 | 示例

摘要

A digital delay-locked loop (DLL) suitable for generation of multiphase clocks in applications such as time-interleaved and pipelined analog-to-digital converters (ADCs) locks in a very wide (40$times$) frequency range. The DLL provides 12 uniformly delayed phases, free of false harmonic locking. A two-stage digital split-control loop is implemented: a fast-locking coarse acquisition is achieved in four cycles using binary search; a fine linear loop achieves low jitter (9 ps rms @ 600 MHz) and tracks process, voltage, and temperature (PVT) variations. The false harmonic locking detector, the frequency range and the jitter performance among other design considerations are analyzed in detail. The DLL consumes 20 mW and occupies a 470 $mu{hbox {m}} times {hbox {800 }}mu{hbox {m}}$ in 0.13 $mu$m CMOS.
机译:一种数字延迟锁定环(DLL),适合在时间交错和流水线模数转换器(ADC)等应用中生成多相时钟,锁定在非常宽的频率范围内(40倍)。 DLL提供了12个均匀延迟的相位,没有错误的谐波锁定。实现了两级数字分割控制回路:使用二进制搜索在四个周期内实现了快速锁定的粗略采集;精细的线性环路可实现低抖动(600 MHz时为9 ps rms),并跟踪过程,电压和温度(PVT)的变化。伪谐波锁定检测器,频率范围和抖动性能以及其他设计考虑因素都得到了详细分析。该DLL的功耗为20 mW,在0.13 $ mu $ m的CMOS中占{hbox {800}} mu {hbox {m}} $的470美元。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号