首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Timing Uncertainty in 3-D Clock Trees Due to Process Variations and Power Supply Noise
【24h】

Timing Uncertainty in 3-D Clock Trees Due to Process Variations and Power Supply Noise

机译:由于工艺变化和电源噪声,导致3-D时钟树中的时序不确定性

获取原文
获取原文并翻译 | 示例

摘要

Clock distribution networks are affected by different sources of variations. The resulting clock uncertainty significantly affects the frequency of a circuit. To support this analysis, a statistical model of skitter, which consists of clock skew and jitter, for 3-D clock trees is introduced. The effect of skitter on both the setup and hold time slacks is modeled. The variation of skitter is shown to be underestimated up to 36% if process variations and dynamic power supply noise are considered separately, which highlights the importance of this unified treatment. Potential scenarios of supply noise in 3-D integrated circuits (ICs) are investigated. 3-D circuits generated from industrial benchmarks are simulated to show the skitter under these scenarios. The mean and standard deviation of skitter can vary up to 60% and 51%, respectively, due to the different amplitudes and phases of supply noise. The tradeoff between skitter and the power consumed by clock trees is also shown. A set of guidelines are presented to decrease skitter in 3-D ICs. By applying these guidelines to industrial benchmarks, simulations show a decrease in the mean skitter up to 31%.
机译:时钟分配网络受不同变化来源的影响。由此产生的时钟不确定性会严重影响电路的频率。为了支持此分析,引入了3-D时钟树的跳时统计模型,该模型由时钟偏斜和抖动组成。模拟了跳闸对建立时间和保持时间松弛的影响。如果分别考虑工艺变化和动态电源噪声,则料刀的变化被低估了36%,这突出了这种统一处理的重要性。研究了3-D集成电路(IC)中电源噪声的潜在情况。模拟了根据工业基准测试生成的3-D电路,以显示在这些情况下的掠夺者。由于电源噪声的幅度和相位不同,different子的平均偏差和标准偏差可能分别变化高达60%和51%。还显示了掠夺者和时钟树消耗的功率之间的折衷。提出了一套指南,以减少3-D IC的跳动。通过将这些准则应用于工业基准,模拟显示平均跳脱次数最多减少了31%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号