首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Combined Architecture/Algorithm Approach to Fast FPGA Routing
【24h】

Combined Architecture/Algorithm Approach to Fast FPGA Routing

机译:快速FPGA路由的组合架构/算法方法

获取原文
获取原文并翻译 | 示例

摘要

We propose a new field-programmable gate array (FPGA) routing approach, which, when combined with a low-cost architecture change, results in a 40% reduction in router runtime, at the cost of a 6% area overhead and with no increase in critical path delay. Our approach begins with PathFinder-style routing, which we run on a coarsened representation of the routing architecture. This leads to fast generation of a partial routing solution where the signals are assigned to groups of wire segments rather than individual wire segments. A Boolean satisfiability (SAT)-based stage follows, generating a legal routing solution from the partial solution. We explore approximately 165 000 FPGA switch block architectures, showing that the choice of the architecture has a significant impact on the complexity of the SAT formulation, and by extension, on routing runtime. Our approach points to a new research direction, namely, reducing FPGA computer-aided design runtime by exploring FPGA architectures and algorithms together.
机译:我们提出了一种新的现场可编程门阵列(FPGA)路由方法,当与低成本架构变更结合使用时,可将路由器运行时间减少40%,以6%的面积开销为代价,而不会增加在关键路径延迟中。我们的方法从PathFinder风格的路由开始,我们在路由体系结构的粗略表示形式上运行。这导致快速生成局部路由解决方案,其中信号被分配给线段组而不是单独的线段。接下来是基于布尔可满足性(SAT)的阶段,从局部解决方案生成合法的路由解决方案。我们探索了大约16.5万个FPGA开关模块架构,表明架构的选择对SAT公式的复杂性以及路由运行时间具有重大影响。我们的方法指出了一个新的研究方向,即通过共同探索FPGA架构和算法来减少FPGA计算机辅助设计的运行时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号