首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Circuit-Level Timing Error Tolerance for Low-Power DSP Filters and Transforms
【24h】

Circuit-Level Timing Error Tolerance for Low-Power DSP Filters and Transforms

机译:低功耗DSP滤波器和变换的电路级时序误差容限

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present a novel circuit-level timing error mitigation technique, which aims to increase energy-efficiency of digital signal processing datapaths without loss of robustness. Timing errors are detected using razor flip-flops on critical-paths, and the error-rate feedback is used to control a dynamic voltage scaling control loop. In place of conventional razor error correction by replay, we propose a new approach to bound the magnitude of intermittent timing errors at the circuit level. A timing guard-band is created by shaping the path delay distribution such that the critical paths correspond to a group of least-significant bit registers. These end-points are ensured to be critical by modifying the topology of the final stage carry-merge adder, and by using tool-based device sizing. Hence, timing violations lead to weakly correlated logical errors of small magnitude in a mean-squared-error sense. We examine this approach in an finite-impulse response (FIR) filter and a 2-D discrete cosine transform implementation, in 32-nm CMOS. Power saving compared to a conventional design at iso-frequency is 21%–23% at the typical corner, while retaining a voltage guard-band to protect against fast transient changes in switching activity and supply noise. The impact on minimum clock period is small (16%–20%), as it does not necessitate the use of ripple-carry adders and also requires only a bare minimum of additional design effort.
机译:在本文中,我们提出了一种新颖的电路级时序误差缓解技术,旨在提高数字信号处理数据路径的能效,而又不会降低鲁棒性。使用关键路径上的剃须刀触发器检测时序误差,并且误差率反馈用于控制动态电压缩放控制环路。代替通过重放进行的常规剃刀误差校正,我们提出了一种在电路级上限制间歇定时误差幅度的新方法。通过对路径延迟分布进行整形来创建定时保护带,以使关键路径对应于一组最低有效位寄存器。通过修改末级进位合并加法器的拓扑结构以及使用基于工具的设备大小调整,可以确保这些端点至关重要。因此,时序误差会导致均方误差意义上的小幅度弱关联逻辑错误。我们在32纳米CMOS中的有限脉冲响应(FIR)滤波器和2-D离散余弦变换实现中研究了这种方法。与传统设计相比,在等角频率处的节能效果为21%–23%,同时保留了一个电压保护带,以防止开关活动和电源噪声的快速瞬态变化。对最小时钟周期的影响很小(16%–20%),因为它不需要使用纹波加法器,并且仅需要极少的额外设计工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号