首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Design and Implementation of an On-Chip Permutation Network for Multiprocessor System-On-Chip
【24h】

Design and Implementation of an On-Chip Permutation Network for Multiprocessor System-On-Chip

机译:多处理器片上系统的片上置换网络的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the silicon-proven design of a novel on-chip network to support guaranteed traffic permutation in multiprocessor system-on-chip applications. The proposed network employs a pipelined circuit-switching approach combined with a dynamic path-setup scheme under a multistage network topology. The dynamic path-setup scheme enables runtime path arrangement for arbitrary traffic permutations. The circuit-switching approach offers a guarantee of permuted data and its compact overhead enables the benefit of stacking multiple networks. A 0.13-$mu$ m CMOS test-chip validates the feasibility and efficiency of the proposed design. Experimental results show that the proposed on-chip network achieves 1.9$times$ to 8.2$times$ reduction of silicon overhead compared to other design approaches.
机译:本文提出了一种经过验证的新型片上网络设计,该网络可在多处理器片上系统应用中支持有保证的流量排列。所提出的网络在多级网络拓扑下采用流水线电路交换方法与动态路径设置方案相结合。动态路径设置方案使运行时路径可以进行任意流量排列。电路交换方法可保证排列的数据,其紧凑的开销可带来堆叠多个网络的好处。 0.13μmCMOS测试芯片验证了所提出设计的可行性和效率。实验结果表明,与其他设计方法相比,拟议的片上网络可将硅开销减少1.9倍至8.2倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号