...
首页> 外文期刊>International Journal of Embedded Systems >On-chip implementation of multiprocessor networks and switch fabrics
【24h】

On-chip implementation of multiprocessor networks and switch fabrics

机译:多处理器网络和交换矩阵的片上实现

获取原文
获取原文并翻译 | 示例

摘要

On-chip implementation of multiprocessor systems needs to planarise the interconnect networks onto the silicon floorplan. Compared with traditional ASIC/SoC architectures, Multiprocessor Systems on Chips (MPSoC) node processors are homogeneous, and MPSoC network topologies are regular. Therefore, traditional ASIC floorplanning methodologies that perform macro placement are not suitable for MPSoC designs. We propose an automated MPSoC physical planning methodology. REGULAY can generate an optimal floorplan for different topologies under different design constraints. Compared with traditional floorplanning approaches, REGULAY shows significant advantages in reducing the total interconnect wirelength while preserving the regularity and hierarchy of the network topology.
机译:多处理器系统的片上实现需要将互连网络平面化到硅平面图上。与传统的ASIC / SoC架构相比,片上多处理器系统(MPSoC)节点处理器是同质的,而MPSoC网络拓扑是常规的。因此,执行宏布局的传统ASIC布局规划方法不适用于MPSoC设计。我们提出了一种自动的MPSoC物理规划方法。 REGULAY可以在不同的设计约束下为不同的拓扑生成最佳的平面图。与传统的布局规划方法相比,REGULAY在减少总互连线长度的同时,还保留了网络拓扑的规则性和层次性,显示出显着的优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号