...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Flexible-Assignment Calibration Technique for Mismatch-Constrained Digital-to-Analog Converters
【24h】

Flexible-Assignment Calibration Technique for Mismatch-Constrained Digital-to-Analog Converters

机译:失配受限数模转换器的灵活分配校准技术

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a calibration technique for mismatch-constrained digital-to-analog converters (DACs). The architecture is based on a fully flexible unit current cell assignment. The calibration is performed in a highly digital manner and does not require adjustment of on-chip analog voltages. The method significantly improves low-frequency linearity of the DAC with low hardware overhead and is ideally applicable to low-frequency calibration or dc-trimming DACs. This paper proposes multitude of algorithms that seek to assign the unit cells to minimize the residual error along with tradeoffs between achievable accuracy and calibration complexity in the algorithms. To validate the proposed calibration method, a prototype current-steering DAC has been implemented in 90-nm/1.2 V CMOS technology. The implementation is highly regular, making it suitable for the restrictive design rules of deep sub micron process technologies. The experimental result shows that more than 3-b of linearity improvement is achieved by applying the proposed calibration technique, showing that substantial net area saving is possible in comparison with the brute-force sizing method.
机译:本文介绍了一种用于失配受限的数模转换器(DAC)的校准技术。该架构基于完全灵活的单位电流单元分配。校准以高度数字化的方式执行,不需要调整片上模拟电压。该方法以较低的硬件开销显着提高了DAC的低频线性度,非常适用于低频校准或直流微调DAC。本文提出了多种算法,这些算法试图分配单位单元以最小化残留误差,并在算法中可实现的精度和校准复杂性之间进行权衡。为了验证所提出的校准方法,已经在90nm / 1.2V CMOS技术中实现了电流控制DAC原型。该实施非常有规律,使其适合于深亚微米工艺技术的限制性设计规则。实验结果表明,通过应用所提出的校准技术,可以实现超过3-b的线性度改进,表明与蛮力上浆方法相比,可以节省大量的净面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号