首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Low-Complexity Low-Latency Architecture for Matching of Data Encoded With Hard Systematic Error-Correcting Codes
【24h】

Low-Complexity Low-Latency Architecture for Matching of Data Encoded With Hard Systematic Error-Correcting Codes

机译:低复杂度,低延迟的体系结构,用于匹配用硬系统错误校正码编码的数据

获取原文
获取原文并翻译 | 示例
           

摘要

A new architecture for matching the data protected with an error-correcting code (ECC) is presented in this brief to reduce latency and complexity. Based on the fact that the codeword of an ECC is usually represented in a systematic form consisting of the raw data and the parity information generated by encoding, the proposed architecture parallelizes the comparison of the data and that of the parity information. To further reduce the latency and complexity, in addition, a new butterfly-formed weight accumulator (BWA) is proposed for the efficient computation of the Hamming distance. Grounded on the BWA, the proposed architecture examines whether the incoming data matches the stored data if a certain number of erroneous bits are corrected. For a (40, 33) code, the proposed architecture reduces the latency and the hardware complexity by ${sim}{32%}$ and 9%, respectively, compared with the most recent implementation.
机译:在本简介中,提出了一种用于匹配受纠错码(ECC)保护的数据的新体系结构,以减少延迟和复杂性。基于通常以原始数据和通过编码生成的奇偶校验信息组成的系统形式表示ECC的代码字这一事实,所提出的体系结构使数据和奇偶校验信息的比较并行化。为了进一步减少等待时间和复杂性,还提出了一种新型蝶形重量累加器(BWA),用于有效计算汉明距离。提出的体系结构以BWA为基础,如果纠正了一定数量的错误位,则检查传入的数据是否与存储的数据匹配。对于(40,33)代码,与最新的实现相比,所建议的体系结构分别将延迟和硬件复杂度分别降低了$ {sim} {32%} $和9%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号