...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Processor Tile Shapes and Interconnect Topologies for Dense On-Chip Networks
【24h】

Processor Tile Shapes and Interconnect Topologies for Dense On-Chip Networks

机译:密集片上网络的处理器拼贴形状和互连拓扑

获取原文
获取原文并翻译 | 示例

摘要

We propose two eight-neighbor, two five-nearest-neighbor, and three six-nearest-neighbor interconnection topologies for many-core processor arrays—three of which use five-sided or hexagonal processor tiles—which typically reduce application communication distance and result in an overall application processor that requires fewer cores and lower power consumption. A 16-bit processor with the appropriate number of input and output ports is implemented in all topologies and tile shapes. The hexagonal and five-sided processor tiles and arrays of tiles are laid out with industry standard automatic place and route design flow and Manhattan-style wires without full-custom layout. A 1080p H.264/AVC residual video encoder and a 54 Mb/s 802.11a/g OFDM wireless local area network baseband receiver are mapped onto all topologies. The six-neighbor hexagonal tile incurs a 2.9% area increase per tile compared with the four-neighbor 2-D mesh, but its much more effective interprocessor interconnect yields an average total application area reduction of 22% and an average application power savings of 17%.
机译:我们为多核处理器阵列(其中三个使用五面或六边形处理器块)提出了两个八个邻居,两个五个最近的邻居和三个六个最近的互连拓扑,这通常会缩短应用程序通信距离并减少结果在需要更少内核和更低功耗的整体应用处理器中。在所有拓扑和图块形状中都实现了具有适当数量的输入和输出端口的16位处理器。六边形和五边形处理器瓷砖以及瓷砖阵列采用行业标准的自动布局布线设计流程和曼哈顿风格的电线进行布局,而无需完全定制布局。 1080p H.264 / AVC残留视频编码器和54 Mb / s 802.11a / g OFDM无线局域网基带接收器已映射到所有拓扑。与四邻居的二维网格相比,六邻居的六角形瓦片每个瓦片的面积增加了2.9%,但是其更有效的处理器间互连可使平均总应用面积减少22%,平均节省应用功耗17 %。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号