首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Thirty Two-Stage CMOS TDI Image Sensor With On-Chip Analog Accumulator
【24h】

Thirty Two-Stage CMOS TDI Image Sensor With On-Chip Analog Accumulator

机译:带有片上模拟累加器的三十三段式CMOS TDI图像传感器

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a 32-stage CMOS time delay integration image sensor with on-chip column parallel analog accumulator. Temporal oversampling technique is applied in the sensor to realize synchronous signal capturing. A column parallel analog accumulator with layout size of 0.09 ${rm mm}^{2}$ is integrated at both sides of pixel array. Through adopting input-offset storing technique, a column fixed pattern noise because of the amplifier's offset variations is reduced by the accumulator. The accumulator also acts as a pixel noise canceller. The fabricated chip in 0.18-$mu{rm m}$ one-poly four-metal 1.8/3.3-V CMOS technology achieves the maximum line rate of 3875 lines/s. The measured signal-to-noise ratio of the fabricated sensor is improved on average by 11.9 dB at 16 stages and 14.2 dB at 32 stages. The presented sensor is suitable for application in low illumination, high scanning speed, and remote sensing systems.
机译:本简介介绍了具有片上列并行模拟累加器的32级CMOS时间延迟积分图像传感器。传感器采用时间过采样技术,实现同步信号捕获。在像素阵列的两侧集成了布局尺寸为0.09 $ {rm mm} ^ {2} $的列并行模拟累加器。通过采用输入失调存储技术,累加器减少了由于放大器失调引起的列固定模式噪声。累加器还充当像素噪声消除器。采用0.18-μm单层四金属1.8 / 3.3-V CMOS技术制造的芯片可实现3875行/秒的最大线速。制成的传感器的测量信噪比在16级平均提高了11.9 dB,在32级平均提高了14.2 dB。提出的传感器适用于低照度,高扫描速度和遥感系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号