首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >32 Bit $times,$32 Bit Multiprecision Razor-Based Dynamic Voltage Scaling Multiplier With Operands Scheduler
【24h】

32 Bit $times,$32 Bit Multiprecision Razor-Based Dynamic Voltage Scaling Multiplier With Operands Scheduler

机译:具有操作数调度器的基于32位$ times,$ 32位基于剃须刀的多精度动态电压定标乘法器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present a multiprecision (MP) reconfigurable multiplier that incorporates variable precision, parallel processing (PP), razor-based dynamic voltage scaling (DVS), and dedicated MP operands scheduling to provide optimum performance for a variety of operating conditions. All of the building blocks of the proposed reconfigurable multiplier can either work as independent smaller-precision multipliers or work in parallel to perform higher-precision multiplications. Given the user's requirements (e.g., throughput), a dynamic voltage/frequency scaling management unit configures the multiplier to operate at the proper precision and frequency. Adapting to the run-time workload of the targeted application, razor flip-flops together with a dithering voltage unit then configure the multiplier to achieve the lowest power consumption. The single-switch dithering voltage unit and razor flip-flops help to reduce the voltage safety margins and overhead typically associated to DVS to the lowest level. The large silicon area and power overhead typically associated to reconfigurability features are removed. Finally, the proposed novel MP multiplier can further benefit from an operands scheduler that rearranges the input data, hence to determine the optimum voltage and frequency operating conditions for minimum power consumption. This low-power MP multiplier is fabricated in AMIS 0.35- $mu{rm m}$ technology. Experimental results show that the proposed MP design features a 28.2% and 15.8% reduction in circuit area and power consumption compared with conventional fixed-width multiplier. When combining this MP design with error-tolerant razor-based DVS, PP, and the proposed novel operands scheduler, 77.7%–86.3% total power reduction is achieved with a total silicon area overhead as low as 11.1%. This paper successfully demonstrates that a MP architecture can allow more aggressive frequency/suppl- voltage scaling for improved power efficiency.
机译:在本文中,我们提出了一种多精度(MP)可重配置乘法器,该乘法器结合了可变精度,并行处理(PP),基于剃须刀的动态电压缩放(DVS)和专用的MP操作数调度,可为各种工作条件提供最佳性能。所提出的可重配置乘法器的所有构造块都可以作为独立的较小精度乘法器工作,也可以并行执行以执行高精度乘法。给定用户的需求(例如,吞吐量),动态电压/频率缩放管理单元将乘法器配置为以适当的精度和频率进行操作。为了适应目标应用程序的运行时工作负载,剃须刀触发器与抖动电压单元一起配置乘法器以实现最低功耗。单开关抖动电压单元和剃须刀触发器有助于将通常与DVS相关的电压安全裕度和开销降低到最低水平。消除了通常与可重新配置功能相关的大硅面积和功率开销。最后,所提出的新型MP乘法器还可以进一步受益于操作数调度器,该调度器可以重新排列输入数据,从而为最小功耗确定最佳电压和频率工作条件。该低功耗MP乘法器采用AMIS 0.35-μmrm技术来制造。实验结果表明,与传统的固定宽度乘法器相比,所提出的MP设计在电路面积和功耗上分别减少了28.2%和15.8%。当将此MP设计与基于容错剃刀的DVS,PP和拟议的新型操作数调度程序结合使用时,可实现总功耗降低77.7%–86.3%,而总硅面积开销可低至11.1%。本文成功地证明了MP架构可以允许更激进的频率/电源缩放,以提高功率效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号