首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Soft-Error-Tolerant Design Methodology for Balancing Performance, Power, and Reliability
【24h】

Soft-Error-Tolerant Design Methodology for Balancing Performance, Power, and Reliability

机译:平衡性能,功率和可靠性的软容错设计方法

获取原文
获取原文并翻译 | 示例

摘要

Soft error has become an important reliability issue in advanced technologies. To tolerate soft errors, solutions suggested in previous works incur significant performance and power penalties, especially when a design with fault-tolerant structures is overprotected. In this paper, we present a soft-error-tolerant design methodology to tradeoff performance, power, and reliability for different applications. First, four novel detection and correction flip-flop (FF) structures are proposed to provide different levels of tolerance capability against soft errors. Second, architecture-level vulnerability and logic-level susceptibility analyses are employed to identify weak FFs that can easily cause program execution errors. Third, an optimization framework is developed to synthesize the proposed four novel FF structures into weak and highly observable storage bits with the flexibility of trading off performance, power, and reliability. A five-stage pipeline RISC core (UniRISC) is adopted to demonstrate the usefulness of our methodology. Experimental results show that the proposed method can accomplish design goals by balancing performance, power, and reliability. For example, we can not only satisfy the reliability requirement that no more than five errors occur per one billion hours in a design but also reduce up to 87% performance overhead and 91% power overhead when compared with previous works.
机译:软错误已成为先进技术中的重要可靠性问题。为了容忍软错误,以前的工作中建议的解决方案会导致明显的性能和功耗损失,特别是当具有容错结构的设计受到过度保护时。在本文中,我们提出了一种软容错设计方法,以权衡不同应用程序的性能,功率和可靠性。首先,提出了四种新颖的检测和校正触发器(FF)结构,以提供针对软错误的不同级别的容忍能力。其次,采用体系结构级别的漏洞和逻辑级别的敏感性分析来识别弱FF,这些FF容易导致程序执行错误。第三,开发了一种优化框架,以将拟议的四个新颖的​​FF结构合成为弱的和高度可观察的存储位,并具有权衡性能,功耗和可靠性的灵活性。采用了五阶段流水线RISC核心(UniRISC)来演示我们方法的有用性。实验结果表明,该方法可以在性能,功耗和可靠性之间取得平衡,从而达到设计目标。例如,我们不仅可以满足可靠性要求,即在设计中每十亿小时不超过五个错误发生,而且与以前的工作相比,还可以减少多达87%的性能开销和91%的功耗开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号