首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >TM-RF: Aging-Aware Power-Efficient Register File Design for Modern Microprocessors
【24h】

TM-RF: Aging-Aware Power-Efficient Register File Design for Modern Microprocessors

机译:TM-RF:现代微处理器的具有老化意识的节能寄存器文件设计

获取原文
获取原文并翻译 | 示例

摘要

Modern microprocessors employ register files (RFs) for performance enhancement and achieving instruction level parallelism simultaneously. However, RF incurs large power consumption owing to the highly frequent access. Meanwhile, as technology scales, bias temperature instability has become a major reliability concern for RF designers. This paper presents an aging-aware trimodal register file (TM-RF) design to enhance the power efficiency. As instructions pass through the pipeline, TM-RF places the bit-cells in different modes based on the register activity, thereby achieving significant power reduction. To meet design constraints of different applications, we present four schemes to implement the proposed design, providing design flexibility. Additionally, with device selection and worst case sizing methodology, we mitigate aging-effect-induced RF reliability degradation. Simulation results on SPEC 2000 benchmarks demonstrate that TM-RF achieves up to 81.4% power savings and 17% reliability improvement on average, with minimal impact on performance.
机译:现代微处理器采用寄存器文件(RF)来提高性能并同时实现指令级并行性。但是,由于频繁访问,RF导致大量的功耗。同时,随着技术的发展,偏置温度的不稳定性已经成为RF设计人员关注的主要可靠性问题。本文提出了一种可感知老化的三峰寄存器文件(TM-RF)设计,以提高电源效率。当指令通过流水线时,TM-RF根据寄存器的活动将位单元置于不同的模式,从而显着降低功耗。为了满足不同应用程序的设计约束,我们提出了四种方案来实现建议的设计,从而提供了设计灵活性。此外,借助器件选择和最坏情况的尺寸确定方法,我们可以减轻老化效应引起的RF可靠性下降。在SPEC 2000基准测试中的仿真结果表明,TM-RF可以平均节省多达81.4%的功耗并提高17%的可靠性,同时对性能的影响最小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号