首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Background Digital Calibration of Comparator Offsets in Pipeline ADCs
【24h】

Background Digital Calibration of Comparator Offsets in Pipeline ADCs

机译:管道ADC中比较器失调的背景数字校准

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a low-cost digital technique for background calibration of comparator offsets in pipeline analog-to-digital converters (ADCs). Thanks to calibration, comparator offset errors above half the stage least-significant bit margin in a unitary redundancy scheme are admissible, thus relaxing comparator design requirements and allowing their optimization for low-power high-speed applications and low input capacitance. The technique also makes it possible to relax design requirements of stage amplifiers within the pipeline queue, since output swing and driving capability are significantly lower. In this brief, the proposal is validated using realistic hardware-behavioral models.
机译:本简介介绍了一种低成本数字技术,用于在流水线模数转换器(ADC)中对比较器失调进行背景校准。由于进行了校准,在单一冗余方案中允许的比较器失调误差高于阶段最低有效位裕度的一半,因此放宽了比较器设计要求,并允许其针对低功率高速应用和低输入电容进行优化。由于输出摆幅和驱动能力大大降低,该技术还可以放宽流水线队列中的级放大器的设计要求。在本摘要中,使用实际的硬件行为模型验证了该建议。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号