首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 110-nm CMOS 0.7-V Input Transient-Enhanced Digital Low-Dropout Regulator With 99.98% Current Efficiency at 80-mA Load
【24h】

A 110-nm CMOS 0.7-V Input Transient-Enhanced Digital Low-Dropout Regulator With 99.98% Current Efficiency at 80-mA Load

机译:一个110nm CMOS 0.7V输入瞬态增强型数字低压降稳压器,在80mA负载下的电流效率为99.98%

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a digital low-dropout regulator (D-LDO) with a proposed transient-response boost technique, which enables the reduction of transient response time, as well as overshoot/undershoot, when the load current is abruptly drawn. The proposed D-LDO detects the deviation of the output voltage by overshoot/undershoot, and increases its loop gain, for the time that the deviation is beyond a limit. Once the output voltage is settled again, the loop gain is returned. With the D-LDO fabricated on an 110-nm CMOS technology, we measured its settling time and peak of undershoot, which were reduced by 60% and 72%, respectively, compared with and without the transient-response boost mode. Using the digital logic gates, the chip occupies a small area of 0.04 mm, and it achieves a maximum current efficiency of 99.98%, by consuming the quiescent current of 15 A at 0.7-V input voltage.
机译:本文介绍了一种具有建议的瞬态响应升压技术的数字低压差稳压器(D-LDO),当突然汲取负载电流时,它可以减少瞬态响应时间以及过冲/下冲。提出的D-LDO通过过冲/下冲来检测输出电压的偏差,并在偏差超出限制时增加其环路增益。一旦输出电压再次稳定下来,就返回环路增益。使用基于110 nm CMOS技术的D-LDO,我们测量了其建立时间和下冲峰值,与有和没有瞬态响应增强模式时相比,它们分别减少了60%和72%。使用数字逻辑门,该芯片占用0.04 mm的小面积,通过在0.7V输入电压下消耗15 A的静态电流,可实现99.98%的最大电流效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号