...
首页> 外文期刊>Microelectronics journal >A 0.7 V input output-capacitor-free digitally controlled low-dropout regulator with high current efficiency in 0.35 μm CMOS technology
【24h】

A 0.7 V input output-capacitor-free digitally controlled low-dropout regulator with high current efficiency in 0.35 μm CMOS technology

机译:采用0.35μmCMOS技术的0.7V输入无输出电容数字控制低压降稳压器,具有高电流效率

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a discussion on an ultralow supply voltage low-dropout regulator (LDO) using a digitally controlled technique. Based on a 0.35 μm standard CMOS process with V_(TN)≈0.5 V and |V_(TP)|≈ 0.7 V, measurement results showed that the proposed digitally controlled LDO can operate from 0.7 V to 0.9 V with a dropout voltage of 200 Mv. At a supply voltage of 0.9 V, the proposed LDO is capable of providing a regulated output of 0.7 V and delivering a maximal load current of 50 raA at 99.9% current efficiency. With the proposed LDO operated at 1 MHz clock, the measured quiescent current is only 4.7 Μa. No external output capacitor is required to stabilize the control loop. For a supply voltage of 0.9 V, the proposed digital LDO features a tunable transient time with a maximal operating frequency up to approximately 14 MHz. The proposed LDO can also operate at supply voltages of 0.7 V in a 0.35 μm standard CMOS process. For an input voltage of 0.7 V and an output voltage of 0.5 V, the proposed LDO can deliver a maximal load current of 5 Ma, which meets the specification of recently published 0.5 V applications. With these advantages, the proposed digitally controlled LDO is suitable for low-voltage and low-power applications.
机译:本文介绍了一种使用数字控制技术的超低电源电压低压降稳压器(LDO)的讨论。基于V_(TN)≈0.5V和| V_(TP)|≈0.7 V的0.35μm标准CMOS工艺,测量结果表明,提出的数控LDO可以在0.7 V至0.9 V的电压下工作,压差为200 MV在0.9 V的电源电压下,建议的LDO能够提供0.7 V的稳定输出,并以99.9%的电流效率提供50 raA的最大负载电流。使用建议的LDO以1 MHz时钟工作时,测得的静态电流仅为4.7 Ma。无需外部输出电容器即可稳定控制环路。对于0.9 V的电源电压,建议的数字LDO具有可调的瞬态时间,最大工作频率高达大约14 MHz。拟议的LDO还可以在0.35μm标准CMOS工艺中以0.7 V的电源电压工作。对于0.7 V的输入电压和0.5 V的输出电压,建议的LDO可以提供5 Ma的最大负载电流,这符合最近发布的0.5 V应用的规范。具有这些优点,所提出的数控LDO适用于低压和低功率应用。

著录项

  • 来源
    《Microelectronics journal》 |2012年第11期|p.756-765|共10页
  • 作者

    Yu-Lung Lo; Wei-Jen Chen;

  • 作者单位

    Department of Electronic Engineering, National Kaohsiung Normal University, No. 62, Shenzhong Rd., Yanchao Dist, Kaohsiung City 824, Taiwan;

    Department of Electronic Engineering, National Kaohsiung Normal University, No. 62, Shenzhong Rd., Yanchao Dist, Kaohsiung City 824, Taiwan;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    digital control; low-dropout regulator; output-capacitor-free; ultralow voltage;

    机译:数字控制低压差稳压器;无输出电容;超低压;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号