首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >An STM-16 Frame Termination VLSI With 2.5-Gb/s/Pin Input/Output Buffers: High-Speed and Low-Power Multi- src='/images/tex/26741.gif' alt='mathrm{V}_{rm DD}'> CMOS/SIMOX Techniques
【24h】

An STM-16 Frame Termination VLSI With 2.5-Gb/s/Pin Input/Output Buffers: High-Speed and Low-Power Multi- src='/images/tex/26741.gif' alt='mathrm{V}_{rm DD}'> CMOS/SIMOX Techniques

机译:具有2.5 Gb / s / Pin输入/输出缓冲器的STM-16帧终端VLSI:高速和低功耗Multi- src =“ / images / tex / 26741.gif” alt = “ mathrm {V} _ {rm DD}”> CMOS / SIMOX技术

获取原文
获取原文并翻译 | 示例

摘要

Many of the current wireline networks are digitalized. In Japan, a synchronous digital hierarchy (SDH) system is installed in the public switched telephone network, and application data are transferred with a synchronous transfer module (STM). This paper presents an STM-16 frame termination VLSI fabricated with a 0.3-m quintuple-metal CMOS/SIMOX process. To reduce power consumption, we employ a multi- architecture using 2- and 1-V power supplies. Also, fully depleted silicon on insulator (FD-SOI) devices are used to obtain a higher operating speed and to reduce dynamic power dissipation. To install another powerline in every standard cell without increasing the cell size, a stacked multiple powerlines scheme is proposed. In addition, some dedicated standard cells are developed to convert the logical high level without degrading the signal integrity. With regards to hard macros, 2-V MUX/DEMUX macros achieve a high operating speed of 2.5 Gb/s, while a dual-port SRAM macro can operate at a low supply voltage of 1 V. Moreover, 2-V 50--terminated input/output buffers using a new direct-drive amplifier operate without dedicated power supplies. With our STM-16 frame termination VLSI, the power consumption during the standby is 34 mW, and that for 2.5-Gb/s operation is 1.2 W at 25 °C.
机译:当前许多有线网络已被数字化。在日本,在公共电话交换网中安装了同步数字体系(SDH)系统,并使用同步传输模块(STM)传输应用程序数据。本文介绍了采用0.3m五重金属CMOS / SIMOX工艺制造的STM-16帧终端VLSI。为了降低功耗,我们采用了使用2V和1V电源的多架构。此外,完全耗尽的绝缘体上硅(FD-SOI)器件用于获得更高的工作速度并减少动态功耗。为了在每个标准电池中安装另一条电源线而不增加电池尺寸,提出了一种堆叠式多电源线方案。另外,开发了一些专用的标准单元以转换逻辑高电平而不会降低信号完整性。关于硬宏,2-V MUX / DEMUX宏可达到2.5 Gb / s的高运行速度,而双端口SRAM宏可在1 V的低电源电压下运行。此外,2-V 50--使用新型直接驱动放大器的端接输入/输出缓冲器无需专用电源即可工作。使用我们的STM-16帧终端VLSI,待机期间的功耗为34 mW,而在25°C时2.5 Gb / s的工作功耗为1.2W。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号