首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 0.325 V, 600-kHz, 40-nm 72-kb 9T Subthreshold SRAM with Aligned Boosted Write Wordline and Negative Write Bitline Write-Assist
【24h】

A 0.325 V, 600-kHz, 40-nm 72-kb 9T Subthreshold SRAM with Aligned Boosted Write Wordline and Negative Write Bitline Write-Assist

机译:0.325 V,600 kHz,40 nm 72kb 9T亚阈值SRAM,具有对齐的升压写入字线和负写入位线写辅助

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a two-port disturb-free 9T subthreshold static random access memory (SRAM) cell with independent single-ended read bitline and write bitline (WBL) and cross-point data-aware write structure to facilitate robust subthreshold operation and bit-interleaving architecture for enhanced soft error immunity. The design employs a variation-tolerant line-up write-assist scheme where the timing of area-efficient boosted write wordline and negative WBL are aligned and triggered/initiated by the same low-going global WBL to maximize the write-ability enhancement. A 72-kb test chip is implemented in United Microelectronics Corp. 40-nm low-power (40LP) CMOS. Full functionality is achieved for ranging from 1.5 to 0.32 V without redundancy. The measured maximum operation frequency is 260 MHz (450 kHz) at 1.1 V (0.32 V) and 25 °C. At 0.325 V and 25 °C, the chip operates at 600 kHz with 5.78 W total power and 4.69 W leakage power, offering frequency improvement compared with 300 kHz of our previous 72-kb 9T subthreshold SRAM design in the same 40LP technology. The energy efficiency (power/frequency/IO) at 0.325 V and 25 °C is 0.267 pJ/bit, a 23.7% improvement over the 0.350 pJ/bit of our previous design.
机译:本简介介绍了一个两端口,无干扰的9T亚阈值静态随机存取存储器(SRAM)单元,具有独立的单端读位线和写位线(WBL)以及交叉点数据感知的写结构,以促进可靠的亚阈值操作和位交错架构,增强了抗软错误能力。该设计采用了耐变化的排队写辅助方案,该方案中面积有效的增强型写入字线和负WBL的时序由相同的低位全局WBL对齐并触发/启动,从而最大程度地提高了可写性。联合微电子公司(United Microelectronics Corp.)40纳米低功耗(40LP)CMOS中实现了一个72 kb的测试芯片。在1.5至0.32 V的范围内实现了全部功能,而没有冗余。在1.1 V(0.32 V)和25°C下,测得的最大工作频率为260 MHz(450 kHz)。在0.325 V和25°C的条件下,该芯片以600 kHz的频率工作,总功率为5.78 W,泄漏功率为4.69 W,与之前采用相同40LP技术的72kb 9T亚阈值SRAM设计的300 kHz相比,频率得到了改善。在0.325 V和25°C时的能效(功率/频率/ IO)为0.267 pJ / bit,比我们先前设计的0.350 pJ / bit提高了23.7%。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号