首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 2.5-Gb/s DLL-Based Burst-Mode Clock and Data Recovery Circuit With $4times$ Oversampling
【24h】

A 2.5-Gb/s DLL-Based Burst-Mode Clock and Data Recovery Circuit With $4times$ Oversampling

机译:具有 $ 4times $ 过采样的基于2.5 Gb / s DLL的突发模式时钟和数据恢复电路

获取原文
获取原文并翻译 | 示例

摘要

In this brief, a delay-locked loop (DLL)-based burst-mode clock and data recovery (BMCDR) circuit using a oversampling technique is realized for passive optical network. With the help of DLL to track the input phase, the proposed circuit can recover the burst-mode data in a short acquisition time and achieve large jitter tolerance. In addition, a 2.5-GHz four-phase clock generator is embedded in the chip. Implemented with a 0.18- CMOS technology, experiment shows that the acquisition time can be accomplished in the time of 31 bits. Incoming 2.5-Gb/s input data of pseudorandom binary sequence, the retimed data has a root-mean-square jitter of 8.557 ps and a peak-to-peak jitter of 32.0 ps, and the measured bit error rate is less than . The area of the whole chip is 1.41.4 , where the BMCDR circuit core occupies 0.810.325 . The total power consumption is 130 mW from a 1.8 V supply voltage.
机译:在此简介中,为无源光网络实现了使用过采样技术的基于延迟锁定环(DLL)的突发模式时钟和数据恢复(BMCDR)电路。借助DLL跟踪输入相位,该电路可以在较短的采集时间内恢复突发模式数据,并实现较大的抖动容限。此外,该芯片内嵌了一个2.5 GHz的四相时钟发生器。实验采用0.18- CMOS技术实现,采集时间可以在31位的时间内完成。传入的2.5 Gb / s伪随机二进制序列输入数据中,重新定时的数据具有8.557 ps的均方根抖动和32.0 ps的峰峰值抖动,并且测得的误码率小于。整个芯片的面积为1.41.4,其中BMCDR电路核心占0.810.325。从1.8 V电源电压开始,总功耗为130 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号