首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Aging-Aware Reliable Multiplier Design With Adaptive Hold Logic
【24h】

Aging-Aware Reliable Multiplier Design With Adaptive Hold Logic

机译:具有自适应保持逻辑的可感知衰老的可靠乘法器设计

获取原文
获取原文并翻译 | 示例

摘要

Digital multipliers are among the most critical arithmetic functional units. The overall performance of these systems depends on the throughput of the multiplier. Meanwhile, the negative bias temperature instability effect occurs when a pMOS transistor is under negative bias (V = -V), increasing the threshold voltage of the pMOS transistor, and reducing multiplier speed. A similar phenomenon, positive bias temperature instability, occurs when an nMOS transistor is under positive bias. Both effects degrade transistor speed, and in the long term, the system may fail due to timing violations. Therefore, it is important to design reliable high-performance multipliers. In this paper, we propose an aging-aware multiplier design with a novel adaptive hold logic (AHL) circuit. The multiplier is able to provide higher throughput through the variable latency and can adjust the AHL circuit to mitigate performance degradation that is due to the aging effect. Moreover, the proposed architecture can be applied to a columnor row-bypassing multiplier. The experimental results show that our proposed architecture with 16 × 16 and 32 × 32 column-bypassing multipliers can attain up to 62.88% and 76.28% performance improvement, respectively, compared with 16×16 and 32×32 fixed-latency column-bypassing multipliers. Furthermore, our proposed architecture with 16 × 16 and 32 × 32 row-bypassing multipliers can achieve up to 80.17% and 69.40% performance improvement as compared with 16×16 and 32 × 32 fixed-latency row-bypassing multipliers.
机译:数字乘法器是最关键的算术功能单元之一。这些系统的整体性能取决于乘法器的吞吐量。同时,当pMOS晶体管处于负偏置(V = -V),增加pMOS晶体管的阈值电压并降低倍增器速度时,会产生负偏置温度不稳定性效应。当nMOS晶体管处于正偏置状态时,会发生类似的现象,即正偏置温度不稳定性。这两种影响都会降低晶体管的速度,并且从长远来看,由于时序违规,系统可能会发生故障。因此,设计可靠的高性能乘法器很重要。在本文中,我们提出了一种具有新型自适应保持逻辑(AHL)电路的可感知老化的乘法器设计。乘法器能够通过可变的等待时间提供更高的吞吐量,并且可以调整AHL电路以减轻由于老化效应而导致的性能下降。而且,所提出的体系结构可以应用于列或行乘乘法器。实验结果表明,与16×16和32×32固定等待时间列旁路乘法器相比,我们提出的具有16×16和32×32列旁路乘法器的体系结构分别可分别提高62.88%和76.28%的性能。 。此外,与16×16和32×32固定延迟行旁路乘法器相比,我们建议的具有16×16和32×32行旁路乘法器的体系结构可实现高达80.17%和69.40%的性能提升。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号