首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Statistical Framework and Built-In Self-Speed-Binning System for Speed Binning Using On-Chip Ring Oscillators
【24h】

Statistical Framework and Built-In Self-Speed-Binning System for Speed Binning Using On-Chip Ring Oscillators

机译:使用片上环形振荡器进行速度分级的统计框架和内置自速度分级系统

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a model-fitting framework to correlate the on-chip measured ring-oscillator counts to the chip’s maximum operating speed. This learned model can be included in an auto test equipment (ATE) software to predict the chip speed for speed binning. Such a speed-binning method can avoid the use of applying any functional test and, hence, result in a third-order test time reduction with a limited portion of chips placed into a slower bin compared with the conventional functional-test binning. This paper further presents a novel built-in self-speed-binning system, which embeds the learned chip-speed model with a built-in circuit such that the chip speed can be directly calculated on-chip without going through any offline ATE software, achieving a fourth-order test-time reduction compared with the conventional speed binning. The experiments were conducted based on 360 test chips of a 28-nm, 0.9 V, 1.6-GHz mobile-application system-on-chip.
机译:本文提出了一个模型拟合框架,将片上测量的环形振荡器计数与芯片的最大工作速度相关联。该学习的模型可以包含在自动测试设备(ATE)软件中,以预测芯片速度以进行速度分档。这种速度合并方法可以避免使用任何功能测试,因此与传统的功能测试合并相比,可以将有限部分的芯片放入较慢的容器中,从而减少了三阶测试时间。本文还提出了一种新颖的内置自速度合并系统,该系统将学习的芯片速度模型嵌入到内置电路中,从而无需通过任何离线ATE软件即可直接在芯片上计算芯片速度,与传统的速度分箱相比,实现了四阶测试时间的减少。实验是基于28纳米,0.9 V,1.6 GHz移动应用片上系统的360个测试芯片进行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号