首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 0.1–3.5-GHz Duty-Cycle Measurement and Correction Technique in 130-nm CMOS
【24h】

A 0.1–3.5-GHz Duty-Cycle Measurement and Correction Technique in 130-nm CMOS

机译:130 nm CMOS中的0.1–3.5 GHz占空比测量和校正技术

获取原文
获取原文并翻译 | 示例

摘要

A duty-cycle correction technique using a novel pulsewidth modification cell is demonstrated across a frequency range of 100 MHz–3.5 GHz. The technique works at frequencies where most digital techniques implemented in the same technology node fail. An alternative method of making time domain measurements such as duty cycle and rise/fall times from the frequency domain data is introduced. The data are obtained from the equipment that has significantly lower bandwidth than required for measurements in the time domain. An algorithm for the same has been developed and experimentally verified. The correction circuit is implemented in a 0.13- CMOS technology and occupies an area of 0.011 mm. It corrects to a residual error of less than 1%. The extent of correction is limited by the technology at higher frequencies.
机译:在100 MHz–3.5 GHz的频率范围内,展示了使用新型脉宽修改单元的占空比校正技术。该技术适用于在同一技术节点中实现的大多数数字技术失败的频率。引入了一种时域测量的替代方法,例如根据频域数据进行占空比和上升/下降时间的测量。数据是从带宽明显低于时域测量所需设备的设备中获得的。已经开发了用于该算法的算法并进行了实验验证。校正电路采用0.13 CMOS技术实现,占地0.011 mm。将其校正为小于1%的残留误差。校正程度受技术在较高频率下的限制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号