首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Full-Chip Signal Integrity Analysis and Optimization of 3-D ICs
【24h】

Full-Chip Signal Integrity Analysis and Optimization of 3-D ICs

机译:3-D IC的全芯片信号完整性分析和优化

获取原文
获取原文并翻译 | 示例
           

摘要

Through-silicon-via (TSV)-to-TSV coupling is a new phenomenon in 3-D ICs, and it becomes a significant source of signal integrity problems. The existing studies on its extraction and analysis, however, become inaccurate when handling more than two TSVs on full-chip scale. In this paper, we investigate the multiple TSV-to-TSV coupling issue and propose a model that can be efficiently used for full-chip extraction. Then, we perform an analysis on the impact of TSV parasitics on coupling and delay. Unlike the common belief that only the closest neighboring TSVs affect the victim, this paper shows that nonneighboring aggressors also cause nonnegligible coupling noise. Based on these observations, we propose an effective method of reducing the overall coupling level.
机译:硅通孔(TSV)到TSV的耦合是3-D IC中的一种新现象,并且成为信号完整性问题的重要根源。但是,当以全芯片规模处理两个以上的TSV时,关于其提取和分析的现有研究变得不准确。在本文中,我们研究了多个TSV与TSV的耦合问题,并提出了可有效用于全芯片提取的模型。然后,我们分析了TSV寄生效应对耦合和延迟的影响。与通常认为只有最邻近的TSV会影响受害人不同,本文表明,非邻近的攻击者也会引起不可忽略的耦合噪声。基于这些观察,我们提出了一种降低整体耦合水平的有效方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号