首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >An 11-bit 100-MS/s Subranged-SAR ADC in 65-nm CMOS
【24h】

An 11-bit 100-MS/s Subranged-SAR ADC in 65-nm CMOS

机译:采用65nm CMOS的11位100-MS / s细分SAR ADC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an 11-bit successive approximation register (SAR) analog-to-digital converter (ADC). The subranged-SAR ADC architecture is applied to achieve a sampling rate of 100 MHz. The proposed gain error compensation helps attenuate the gain error between coarse and fine ADCs. An up-then-down digital-to-analog converter (DAC) switching scheme is used to maintain a small common-mode variation for the fine comparator. To maintain a good spurious free dynamic range (SFDR), the capacitor-swapping scheme is applied in the DAC. The prototype ADC was implemented using a 65-nm CMOS technology. It consumes a total power of 2.4 mW from a 1.2-V supply. The measured peak signal-to-noise-and-distortion ratio and SFDR are 61.1 and 85 dB, respectively. The peak effective number of bits is 9.86, equivalent to a figure-of-merit of 25.8 fJ/conversion step.
机译:本文介绍了一种11位逐次逼近寄存器(SAR)模数转换器(ADC)。应用了子范围SAR ADC架构以实现100 MHz的采样率。拟议的增益误差补偿有助于衰减粗ADC和精ADC之间的增益误差。上下转换数模转换器(DAC)切换方案用于为精细比较器维持较小的共模变化。为了保持良好的无杂散动态范围(SFDR),在DAC中采用了电容器交换方案。 ADC原型使用65纳米CMOS技术实现。它从1.2V电源消耗的总功率为2.4mW。测得的峰值信噪失真比和SFDR分别为61.1和85 dB。峰值的有效位数为9.86,相当于25.8 fJ /转换步骤的品质因数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号