首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 52-Gb/s ADC-Based PAM-4 Receiver With Comparator-Assisted 2-bit/Stage SAR ADC and Partially Unrolled DFE in 65-nm CMOS
【24h】

A 52-Gb/s ADC-Based PAM-4 Receiver With Comparator-Assisted 2-bit/Stage SAR ADC and Partially Unrolled DFE in 65-nm CMOS

机译:基于52 Gb / s ADC的PAM-4接收器,具有比较器辅助的2位/级SAR ADC和部分展开的65nm CMOS DFE

获取原文
获取原文并翻译 | 示例

摘要

The emergence of four-level pulse amplitude modulation (PAM-4) standards to increase data rates motivates the use of receiver front ends that utilize high-speed analog-to-digital converters (ADCs) followed by digital signal processing (DSP) to provide robust digital equalization. This paper presents an ADC-based PAM-4 receiver employing a 32-way time-interleaved, 2-bit/stage, 6-bit successive approximation register (SAR) ADC with a single capacitive reference digital-to-analog converter (DAC) and a digital equalizer consisting of a 12-tap feed-forward equalizer (FFE) and a two-tap decision-feedback equalizer (DFE). A new digital DFE architecture that reduces the complexity of a PAM-4 DFE to that of a binary non-return-to-zero (NRZ) DFE, while simultaneously nearly doubling the maximum achievable data rate, is presented. Partial analog equalization is provided in the receiver front end in the form of a programmable two-stage continuous-time linear equalizer (CTLE) and a three-tap FFE that is embedded in the ADC using a non-binary FFE DAC to improve the FFE coefficient coverage space. This partial analog equalization allows placement of the digital baud-rate clock and data recovery (CDR) system's Mueller-Muller phase detector directly at the ADC output to avoid excessive loop delay. Fabricated in GP 65-nm CMOS, the receiver achieves 32-Gb/s operation at a bit error rate (BER) < 10(-9) with a 30-dB loss channel and 52-Gb/s operation at a BER < 10(-6) with a 31-dB loss channel without utilizing any transmit equalization. The complete ADC-based receiver achieves a 52-Gb/s power efficiency of 8.06 pJ/bit, including all the front end, ADC, and DSP power.
机译:为了提高数据速率,出现了四级脉冲幅度调制(PAM-4)标准,这促使使用接收器前端,该前端利用高速模数转换器(ADC)和数字信号处理(DSP)来提供强大的数字均衡。本文提出了一种基于ADC的PAM-4接收器,该接收器采用32路时间交织的2位/级,6位逐次逼近寄存器(SAR)ADC和单个电容参考数模转换器(DAC)数字均衡器包括一个12抽头前馈均衡器(FFE)和一个两抽头判决反馈均衡器(DFE)。提出了一种新的数字DFE体系结构,该体系结构将PAM-4 DFE的复杂性降低到二进制不归零(NRZ)DFE的复杂性,同时几乎使最大可实现数据速率提高了一倍。接收器前端以可编程两级连续时间线性均衡器(CTLE)和三抽头FFE的形式在接收机前端提供部分模拟均衡,该三抽头FFE使用非二进制FFE DAC嵌入ADC中以改善FFE系数覆盖空间。这种部分模拟均衡允许将数字波特率时钟和数据恢复(CDR)系统的Mueller-Muller鉴相器直接放置在ADC输出处,以避免过多的环路延迟。该接收器采用GP 65-nm CMOS制造,在30 dB损耗通道下的误码率(BER)<10(-9)下可实现32 Gb / s的操作,在BER <10下可实现52 Gb / s的操作(-6)具有31 dB的损耗信道,而没有利用任何发射均衡。完整的基于ADC的接收器可实现8.06 pJ / bit的52 Gb / s功率效率,包括所有前端,ADC和DSP功率。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号