...
首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 1-GS/s 11-Bit SAR-Assisted Pipeline ADC With 59-dB SNDR in 65-nm CMOS
【24h】

A 1-GS/s 11-Bit SAR-Assisted Pipeline ADC With 59-dB SNDR in 65-nm CMOS

机译:具有65dB CMOS的59dB SNDR的1-GS / s 11位SAR辅助流水线ADC

获取原文
获取原文并翻译 | 示例
           

摘要

We present an 11-bit 1-GS/s time-interleaved (n$times 2$n) successive approximation register (SAR)-assisted pipeline analog-to-digital converter (ADC) for wideband direct sampling radio-frequency receivers. The proposed ADC architecture combines the speed advantage of the pipeline algorithm and the structural simplicity of the SAR structure. Consequently, both the structure and the operation of the pipeline stages are simplified, thereby enhancing the conversion rate and accuracy. In particular, the proposed ADC eliminates the multiplying digital-to-analog converter in the conventional pipeline ADC, hence compatible with process portability. The prototype ADC fabricated in 65-nm CMOS process achieves SNDR ≥ 56-dB across 500-MHz Nyquist bandwidth at 1GS/s conversion rate with 230-mW power dissipation. When benchmarked against state-of-the-art pipeline ADCs, it features a competitive figure-of-merit, i.e., 449.2 fJ/conv.-step.
机译:我们提出了一个11位1-GS / s时间交错(n $ times 2 $ n)逐次逼近寄存器(SAR)辅助的流水线模拟-宽带直接采样射频接收器的数字转换器(ADC)。所提出的ADC体系结构结合了流水线算法的速度优势和SAR结构的结构简单性。因此,简化了流水线级的结构和操作,从而提高了转换率和准确性。特别是,拟议的ADC消除了传统流水线ADC中的乘法数模转换器,因此与过程可移植性兼容。采用65 nm CMOS工艺制造的ADC原型在500 MHz Nyquist带宽上以1GS / s的转换速率实现SNDR≥56 dB,功耗为230 mW。当以最新的流水线ADC为基准进行测试时,它具有竞争优势,即449.2 fJ /转换步长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号