...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 1-GS/s 11-bit ADC With 55-dB SNDR, 250-mW Power Realized by a High Bandwidth Scalable Time-Interleaved Architecture
【24h】

A 1-GS/s 11-bit ADC With 55-dB SNDR, 250-mW Power Realized by a High Bandwidth Scalable Time-Interleaved Architecture

机译:具有高带宽可扩展时间交错架构实现的具有55dB SNDR,250mW功率的1-GS / s 11位ADC

获取原文
获取原文并翻译 | 示例
           

摘要

A time-interleaved ADC architecture that eliminates the need to correct timing offsets and is yet scalable to high sampling rates is presented. To eliminate timing skews, a Nyquist rate sampling switch is used, which is followed by subsampled, double-sampled time-interleaved sample-and-hold (S/H) stages. This circuit is configured with a special clocking scheme that reduces the loading of the interleaved S/Hs on the Nyquist rate sampling switch, making this scalable to high sampling rates. The subsampled ADCs (sub-ADCs) in this design use a 3.5-bit/stage pipelined architecture. This 1-GS/s 11-bit ADC achieves 55-dB peak SNDR, 58.6-dB SNR, consumes 250-mW core power, and occupies a core area of 3.5 mm2. This circuit is implemented in a dual-gate 1.2 V/2.5 V, 0.13-mum logic CMOS process
机译:提出了一种时间交错ADC架构,该架构无需校正时序偏移,但仍可扩展至高采样率。为了消除时序偏差,使用了奈奎斯特速率采样开关,然后进行二次采样,两次采样的时间交错采样保持(S / H)阶段。该电路配置有特殊的时钟方案,可减少奈奎斯特速率采样开关上交错的S / H的负载,从而使其可扩展至高采样速率。本设计中的子采样ADC(sub-ADC)使用3.5位/级流水线架构。这款1-GS / s 11位ADC可实现55dB的峰值SNDR,58.6dB的SNR,消耗250mW的核心功率以及3.5平方毫米的核心面积。该电路采用双栅极1.2 V / 2.5 V,0.13um逻辑CMOS工艺实现

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号