首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >High-Density 4T SRAM Bitcell in 14-nm 3-D CoolCube Technology Exploiting Assist Techniques
【24h】

High-Density 4T SRAM Bitcell in 14-nm 3-D CoolCube Technology Exploiting Assist Techniques

机译:14纳米3-D CoolCube技术中的高密度4T SRAM位单元开发辅助技术

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present a high-density four-transistor (4T) static random access memory (SRAM) bitcell design for 3-D CoolCube technology platform based on 14-nm fully depleted-silicon on insulator MOS transistors to show the compatibility between the 4T SRAM and the 3-D design and the considerable density gain that they can achieve when combined. The 4T SRAM bitcell has been characterized to investigate the critical operations in terms of stability (retention and read) taking into account the post-layout parasitic elements. Thus, failure mechanisms are exposed and explained. Based on this paper, a data-dependent dynamic back-biasing scheme improving the bitcell stability is developed. A specific read-assist circuit is also proposed in order to enable a large number of bitcells per column in a memory array. Finally, the designed bitcell offers up to 30% area gain compared to a planar six-transistor SRAM bitcell in the same technology node.
机译:在本文中,我们针对基于绝缘体MOS晶体管上14纳米全耗尽硅的3-D CoolCube技术平台,提出了一种高密度四晶体管(4T)静态随机存取存储器(SRAM)位单元设计,以显示它们之间的兼容性4T SRAM和3-D设计以及它们组合在一起时可以获得的相当大的密度增益。 4T SRAM位单元的特征是考虑到布局后的寄生元件,在稳定性(保留和读取)方面研究关键操作。因此,揭示并解释了故障机制。在此基础上,提出了一种基于数据的动态反向偏置方案,以提高比特单元的稳定性。还提出了一种特定的读取辅助电路,以使存储阵列中的每一列具有大量的位单元。最后,与同一个技术节点中的平面六晶体管SRAM位单元相比,所设计的位单元提供高达30%的面积增益。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号