首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Digit-Level Serial-In Parallel-Out Multiplier Using Redundant Representation for a Class of Finite Fields
【24h】

Digit-Level Serial-In Parallel-Out Multiplier Using Redundant Representation for a Class of Finite Fields

机译:使用一类有限域的冗余表示的数字级串行输入并行输出乘法器

获取原文
获取原文并翻译 | 示例

摘要

Two digit-level finite field multipliers in F2m using redundant representation are presented. Embedding F2m in cyclotomic field F2(n) causes a certain amount of redundancy and consequently performing field multiplication using redundant representation would require more hardware resources. Based on a specific feature of redundant representation in a class of finite fields, two new multiplication algorithms along with their pertaining architectures are proposed to alleviate this problem. Considering area-delay product as a measure of evaluation, it has been shown that both the proposed architectures considerably outperform existing digit-level multipliers using the same basis. It is also shown that for a subset of the fields, the proposed multipliers are of higher performance in terms of area-delay complexities among several recently proposed optimal normal basis multipliers. The main characteristics of the postplace&route application specific integrated circuit implementation of the proposed multipliers for three practical digit sizes are also reported.
机译:提出了使用冗余表示的F2m中的两个数字级有限域乘法器。将F2m嵌入到环行场F2(n)中会导致一定程度的冗余,因此使用冗余表示执行场乘法将需要更多的硬件资源。基于一类有限域中冗余表示的特定特征,提出了两种新的乘法算法及其相关架构,以缓解这一问题。考虑到面积延迟乘积作为一种评估手段,已经表明,在相同的基础上,所提出的两种架构都明显优于现有的数字级乘法器。还显示出,对于该字段的子集,在几个最近提出的最佳正态基础乘法器之间,就面积延迟复杂度而言,所提出的乘法器具有更高的性能。还报告了针对三个实际数字大小的拟议乘法器的后置路由专用集成电路实现的主要特征。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号