首页> 外文会议> >A Serial-In Parallel-Out Multiplier Using Redundant Representation For A Class of Finite Fields
【24h】

A Serial-In Parallel-Out Multiplier Using Redundant Representation For A Class of Finite Fields

机译:一类有限域的冗余表示的串行输入并行输出乘法器

获取原文

摘要

A new Serial-In Parallel-Out finite field multiplier using redundant basis for a class of fields is proposed. It has been shown that the proposed architecture has higher speed in comparison to the previously proposed architecture using the same basis. Hardware realizations of the proposed multiplier and previously proposed multiplier along with their comparison is also presented.
机译:提出了一种新的以冗余为基础的一类场串行输入并行输出有限域乘法器。已经表明,与使用相同基础的先前提出的体系结构相比,提出的体系结构具有更高的速度。还介绍了建议的乘法器和先前建议的乘法器的硬件实现及其比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号