首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A 2.4–3.6-GHz Wideband Subharmonically Injection-Locked PLL With Adaptive Injection Timing Alignment Technique
【24h】

A 2.4–3.6-GHz Wideband Subharmonically Injection-Locked PLL With Adaptive Injection Timing Alignment Technique

机译:具有自适应注入时序对准技术的2.4–3.6 GHz宽带亚谐波注入锁定PLL

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a wideband subharmonically injection-locked PLL (SILPLL) with adaptive injection timing alignment technique. The SILPLL includes three main circuit blocks: one-oscillator-period constant-delay (OOPCD) divider, timing-adjusted phase detector (TPD), and pulse generator (PG). The proposed injection timing alignment technique can align the injection timing adaptively in a wide range of the output clock frequency using the two blocks (OOPCD and TPD) and a falling edge locking scheme of pulses. It can avoid the risk that SILPLL may lock to the wrong frequency or even fail to lock. The PG block is used for half-integral injection to relax the tradeoff between the phase noise of SILPLL and the output frequency resolution. The OOPCD circuit occupies a negligible area. After the injection timing alignment is finished, the OOPCD is powered off so that no extra power is consumed. The SILPLL is implemented in the 65-nm 1P9M CMOS process. It consumes 8.6 mW at 1.2 V supply and occupies an active core area of 1× 0.6 mm2. The measured output frequency range is 2.4~3.6 GHz with an output frequency resolution of 200 MHz and the phase noise is -127.6 dBc/Hz at an offset of 1 MHz from a carrier frequency of 3.4 GHz. The rms jitter integrated from 1 kHz to 30 MHz is less than 112 fs for all the covered frequency points. Under the supply voltage range from 1.1 to 1.3 V and the temperature range from -20 °C to 70 °C, the rms jitter variation of all the covered frequency points is less than 27 fs, which shows good robustness over environmental variation.
机译:本文提出了一种采用自适应注入定时对准技术的宽带亚谐波注入锁定PLL(SILPLL)。 SILPLL包括三个主要电路模块:一个振荡器周期的恒定延迟(OOPCD)分频器,定时调整的鉴相器(TPD)和脉冲发生器(PG)。所提出的注入定时对准技术可以使用两个块(OOPCD和TPD)和脉冲的下降沿锁定方案在输出时钟频率的宽范围内自适应地对准注入定时。这样可以避免SILPLL锁定到错误频率甚至无法锁定的风险。 PG模块用于半积分注入,以减轻SILPLL的相位噪声与输出频率分辨率之间的折衷。 OOPCD电路的面积可以忽略不计。进样时间对准完成后,将OOPCD断电,以免消耗额外的功率。 SILPLL采用65纳米1P9M CMOS工艺实现。在1.2 V电源下的功耗为8​​.6 mW,占用的有效核心面积为1×0.6 mm2。测得的输出频率范围为2.4〜3.6 GHz,输出频率分辨率为200 MHz,在距3.4 GHz载波频率1 MHz的偏移处,相位噪声为-127.6 dBc / Hz。对于所有覆盖的频率点,从1 kHz到30 MHz积分的均方根抖动均小于112 fs。在1.1至1.3 V的电源电压范围和-20°C至70°C的温度范围内,所有覆盖频率点的均方根抖动变化均小于27 fs,这在环境变化条件下显示出良好的鲁棒性。

著录项

  • 来源
  • 作者单位

    State Key Laboratory of Super Lattices and Microstructures, Institute of Semiconductors, Chinese Academy of Sciences, Beijing, China;

    State Key Laboratory of Super Lattices and Microstructures, Institute of Semiconductors, Chinese Academy of Sciences, Beijing, China;

    State Key Laboratory of Super Lattices and Microstructures, Institute of Semiconductors, Chinese Academy of Sciences, Beijing, China;

    State Key Laboratory of Super Lattices and Microstructures, Institute of Semiconductors, Chinese Academy of Sciences, Beijing, China;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Timing; Clocks; Phase locked loops; Jitter; Wideband; Phase noise;

    机译:时序;时钟;锁相环;抖动;宽带;相位噪声;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号