首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Fully Integrated Discrete-Time Superheterodyne Receiver
【24h】

A Fully Integrated Discrete-Time Superheterodyne Receiver

机译:完全集成的离散超外差接收机

获取原文
获取原文并翻译 | 示例
           

摘要

The zero/low intermediate frequency (IF) receiver (RX) architecture has enabled full CMOS integration. As the technology scales and wireless standards become ever more challenging, the issues related to time-varying dc offsets, the second-order nonlinearity, and flicker noise become more critical. In this paper, we propose a new architecture of a superheterodyne RX that attempts to avoid such issues. By exploiting discrete-time (DT) operation and using only switches, capacitors, and inverter-based gm-stages as building blocks, the architecture becomes amenable to further scaling. Full integration is achieved by employing a cascade of four complex-valued passive switched-cap-based bandpass filters sampled at 4× of the local oscillator rate that perform IF image rejection. Channel selection is achieved through an equivalent of the seventh-order filtering. A new twofold noise-canceling low-noise transconductance amplifier is proposed. Frequency domain analysis of the RX is presented by the proposed DT model. The RX is wideband and covers 0.4-2.9 GHz with a noise figure of 2.9-4 dB. It is implemented in 65-nm CMOS and consumes 48-79 mW.
机译:零/低中频(IF)接收器(RX)体系结构实现了完整的CMOS集成。随着技术规模和无线标准变得越来越具有挑战性,与时变直流失调,二阶非线性和闪烁噪声相关的问题变得越来越关键。在本文中,我们提出了一种超外差RX的新架构,试图避免此类问题。通过利用离散时间(DT)操作并仅使用开关,电容器和基于逆变器的gm级作为构建块,该体系结构可以进一步扩展。通过采用级联的四个以复数无源开关电容为基础的带通滤波器的级联,以4倍的本地振荡器速率采样,可以实现IF图像抑制。通道选择是通过等效的七阶滤波实现的。提出了一种新型的双重降噪低噪声跨导放大器。所提出的DT模型提供了RX的频域分析。 RX是宽带的,覆盖0.4-2.9 GHz,噪声系数为2.9-4 dB。它采用65纳米CMOS实现,功耗为48-79毫瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号